A single-chip MPEG-2 codec based on customizable media embedded processor

被引:17
作者
Ishiwata, S [1 ]
Yamakage, T
Tsuboi, Y
Shimazawa, T
Kitazawa, T
Michinaka, S
Yahagi, K
Takeda, H
Oue, A
Kodama, T
Matsumoto, N
Kamei, T
Saito, M
Miyamori, T
Ootomo, G
Matsui, M
机构
[1] Toshiba Co Ltd, Semicond Co, Ctr Res & Dev, Kawasaki, Kanagawa 2128520, Japan
[2] Toshiba Co Ltd, Ctr Res & Dev, Multimedia Lab, Kawasaki, Kanagawa 2128582, Japan
[3] Toshiba Co Ltd, Semicond Co, Broadband Syst LSI Project, Kawasaki, Kanagawa 2128520, Japan
关键词
audio coding; codecs; microprocessors; motion compensation; MPEG-2; multiprocessing; video signal processing;
D O I
10.1109/JSSC.2002.808291
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A single-chip MPEG-2 MP@ML codec, integrating 3.8M gates on a 72-mm(2) die, is described. The codec employs a heterogeneous multiprocessor architecture in which six microprocessors with the same instruction set but different customization execute specific tasks such as video and audio concurrently. The microprocessor, developed for digital media processing, provides various extensions such as a very-long-instruction-word coprocessor, digital signal processor instructions, and hardware engines. Making full use of the extensions and optimizing the architecture of each microprocessor based upon the nature of specific tasks, the chip can execute not only MPEG-2 MP@ML video/audio/system encoding and decoding concurrently, but also MPEG-2 MP@HL decoding in real time.
引用
收藏
页码:530 / 540
页数:11
相关论文
共 23 条
  • [1] [Anonymous], 1992, 109181 ISOIEC
  • [2] [Anonymous], 144962 ISOIEC
  • [3] A low-cost audio/video single-chip MPEG2 encoder for consumer video storage applications
    Bruls, WHA
    Salomons, EW
    van der Werf, A
    Gunnewiek, RK
    Camiciotti, L
    [J]. IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - 2000 DIGEST OF TECHNICAL PAPERS, 2000, : 314 - 315
  • [4] *IEC, 1994, 61834 IEC
  • [5] *ISO IEC, 1996, 138182 ISOIEC
  • [6] IWATA E, 1997, IEEE INT SOL STAT CI, V32, P258
  • [7] Multi-thread VLIW processor architecture for HDTV decoding
    Kim, H
    Yang, WS
    Shin, MC
    Min, SJ
    Bae, SO
    Park, IC
    [J]. PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 559 - 562
  • [8] KIZHEPAT G, 1999, ISSCC DIGEST TECHNIC, P266
  • [9] KONDO Y, 2001, IEEE INT SOL STAT CI, P148
  • [10] KOYAMA T, 2001, ISSCC, P146