Low-Power Multiplierless DCT for Image/Video Coders

被引:0
作者
Kim, Byoung-Il [1 ]
Ziavras, Sotirios G. [1 ]
机构
[1] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
来源
ISCE: 2009 IEEE 13TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2 | 2009年
关键词
Discrete cosine transform (DCT); multiplierless DCT; power dissipation; constant matrix multiplication (CMM); MULTIPLICATION; ALGORITHM; TRANSFORM; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multiplierless discrete cosine transform (DCT) architecture is proposed to improve the power efficiency of image/video coders. Power reduction is achieved by minimizing both the number of arithmetic operations and their bit width. To minimize arithmetic-operation redundancy, our DCT design focuses on Chen's factorization approach and the constant matrix multiplication (CMM) problem. The 8x1 DCT is decomposed using six two-input butterfly networks. Each butterfly is for 2x2 matrix multiplication and requires a maximum of eight adders/subtractors with 13-bit cosine coefficients. Consequently, the proposed 8x1 DCT architecture is composed of 56 adders and subtractors, which represent a reduction of 61.9% and 46.1% in arithmetic operations compared to the conventional NEDA and CORDIC architectures, respectively. To further improve the power efficiency, an adaptive companding scheme is proposed. The proposed DCT architecture was implemented on a Xilinx FPGA. The results from power estimation show that our architecture can reduce the power dissipation by up to 90% compared to conventional multiplierless DCT architectures.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 50 条
[21]   Low-complexity 8-point DCT approximation based on angle similarity for image and video coding [J].
Oliveira, Raiza S. ;
Cintra, Renato J. ;
Bayer, Fabio M. ;
da Silveira, Thiago L. T. ;
Madanayake, Arjuna ;
Leite, Andre .
MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2019, 30 (03) :1363-1394
[22]   Area and power efficient DCT architecture for image compression [J].
Dhandapani, Vaithiyanathan ;
Ramachandran, Seshasayanan .
EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2014, :1-9
[23]   Low-Power Low-Area Near-Lossless Image Compressor for Wireless Capsule Endoscopy [J].
Turcza, Pawel ;
Duplaga, Mariusz .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (02) :683-704
[24]   The eISP low-power and tiny silicon footprint programmable video architecture [J].
Thevennin, Mathieu ;
Paindavoine, Michel ;
Letellier, Laurent ;
Schmit, Renaud ;
Heyrman, Barthelemy .
JOURNAL OF REAL-TIME IMAGE PROCESSING, 2011, 6 (01) :33-46
[25]   A Low-Power Memory Architecture with Application-Aware Power Management for Motion & Disparity Estimation in Multiview Video Coding [J].
Zatt, Bruno ;
Shafique, Muhammad ;
Bampi, Sergio ;
Henkel, Joerg .
2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, :40-47
[26]   A Low-Power Hybrid Adaptive CORDIC [J].
Hong-Thu Nguyen ;
Xuan-Thuan Nguyen ;
Cong-Kha Pham .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (04) :496-500
[27]   ESVD: An Integrated Energy Scalable Framework for Low-Power Video Decoding Systems [J].
Ji, Wen ;
Chen, Min ;
Ge, Xiaohu ;
Li, Peng ;
Chen, Yiqiang .
EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2010,
[28]   Low-Power and High-Throughput Approximate 4x4 DCT Hardware Architecture [J].
Leme, Mateus ;
Braatz, Luciano ;
Palomino, Daniel ;
Agostini, Luciano ;
Porto, Marcelo .
2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, :245-248
[29]   SFrWF: Segmented Fractional Wavelet Filter Based Dwt For Low Memory Image Coders [J].
Tausif, Mohd ;
Khan, Ekram ;
Hasanand, Mohd ;
Reisslein, Martin .
2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, :593-597
[30]   Low-cost low-power approximated VLSI architecture for high-quality image scaling in mobile devices [J].
Midde, Venkata Siva ;
Jayakumar, E. P. .
JOURNAL OF REAL-TIME IMAGE PROCESSING, 2023, 20 (01)