Low-Power Multiplierless DCT for Image/Video Coders

被引:0
|
作者
Kim, Byoung-Il [1 ]
Ziavras, Sotirios G. [1 ]
机构
[1] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
来源
ISCE: 2009 IEEE 13TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2 | 2009年
关键词
Discrete cosine transform (DCT); multiplierless DCT; power dissipation; constant matrix multiplication (CMM); MULTIPLICATION; ALGORITHM; TRANSFORM; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multiplierless discrete cosine transform (DCT) architecture is proposed to improve the power efficiency of image/video coders. Power reduction is achieved by minimizing both the number of arithmetic operations and their bit width. To minimize arithmetic-operation redundancy, our DCT design focuses on Chen's factorization approach and the constant matrix multiplication (CMM) problem. The 8x1 DCT is decomposed using six two-input butterfly networks. Each butterfly is for 2x2 matrix multiplication and requires a maximum of eight adders/subtractors with 13-bit cosine coefficients. Consequently, the proposed 8x1 DCT architecture is composed of 56 adders and subtractors, which represent a reduction of 61.9% and 46.1% in arithmetic operations compared to the conventional NEDA and CORDIC architectures, respectively. To further improve the power efficiency, an adaptive companding scheme is proposed. The proposed DCT architecture was implemented on a Xilinx FPGA. The results from power estimation show that our architecture can reduce the power dissipation by up to 90% compared to conventional multiplierless DCT architectures.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 50 条
  • [11] LOW POWER DCT ARCHITECTURE FOR IMAGE COMPRESSION
    Vaithiyanathan, D.
    Seshasayanan, R.
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2013,
  • [12] NEDA: A low-power high-performance DCT architecture
    Shams, AM
    Chidanandan, A
    Pan, W
    Bayoumi, MA
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (03) : 955 - 964
  • [13] A new low-complexity approximate DCT for image and video compression
    Lin, Hsin-Kun
    Sun, Chi-Chia
    Sheu, Ming-Hwa
    Berecovic, Mladen
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2020, 43 (06) : 580 - 591
  • [14] Low power design of DCT and IDCT for low bit rate video codecs
    August, NJ
    Ha, DS
    IEEE TRANSACTIONS ON MULTIMEDIA, 2004, 6 (03) : 414 - 422
  • [15] Video Scaling Processor Targeted for Low-Power Applications
    Bogusz, Michal
    Modrzyk, Damian
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 285 - 290
  • [16] Low-Power H.264 Video Compression Architectures for Mobile Communication
    Bahari, Asral
    Arslan, Tughrul
    Erdogan, Ahmet T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (09) : 1251 - 1261
  • [17] Low-power hardware-efficient memory-based DCT processor
    Sadaghiani, AbdolVahab Khalili
    Forouzandeh, Behjat
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2022, 19 (06) : 1105 - 1121
  • [18] Panoptes: Scalable Low-Power Video Sensor Networking Technologies
    Feng, Wu-Chi
    Kaiser, Ed
    Feng, Wu Chang
    Le Baillif, Mikael
    ACM TRANSACTIONS ON MULTIMEDIA COMPUTING COMMUNICATIONS AND APPLICATIONS, 2005, 1 (02)
  • [19] Reconfigurable CORDIC-Based Low-Power DCT Architecture Based on Data Priority
    Lee, Min-Woo
    Yoon, Ji-Hwan
    Park, Jongsun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1060 - 1068
  • [20] A Design-Space Exploration Tool for Low-Power DCT and IDCT Hardware Accelerators
    Walters, E. George, III
    2012 IEEE 16TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE), 2012,