Programmable Architecture for Flexi-Mode QC-LDPC Decoder Supporting Wireless LAN/MAN Applications and Beyond

被引:21
|
作者
Bao, Dan [1 ]
Xiang, Bo [1 ]
Shen, Rui [1 ]
Pan, An [1 ]
Chen, Yun [1 ]
Zeng, Xiao Yang [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
关键词
Flexi-mode decoder; iterative decoding; low-density parity-check (LDPC) codes; programmable architecture; PARITY; DESIGN;
D O I
10.1109/TCSI.2009.2019395
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A programmable architecture is proposed for a flexi-mode quasi-cyclic low-density parity-check code decoder. The proposed architecture has the following advantages: 1) Code rate, length, and pattern can be programmed on the fly; 2) decoding complexity is reduced by algorithm modification; 3) memory read/write operation is reduced by access optimization and hierarchical memory structure; and 4) an early stopping scheme is adopted to give power efficiency, particularly in the low-signal-to-noise-ratio region. A decoder chip is implemented in an SMIC 180-nm 1.8-V CMOS technology. Experimental results show the advantages in terms of flexibility, area, power, and error-correction performance.
引用
收藏
页码:125 / 138
页数:14
相关论文
共 4 条
  • [1] A Fully-Overlapped Multi-Mode QC-LDPC Decoder Architecture for Mobile WiMAX Applications
    Xiang, Bo
    Bao, Dan
    Huang, Shuangqu
    Zeng, Xiaoyang
    21ST IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2010,
  • [2] Reduced-complexity local switch based multi-mode QC-LDPC decoder architecture for Gbit wireless communication
    Ajaz, S.
    Lee, H.
    ELECTRONICS LETTERS, 2013, 49 (19) : 1246 - 1248
  • [3] An Efficient QC-LDPC Decoder Architecture for 5G-NR Wireless Communication Standards Targeting FPGA
    Mejmaa, Bilal
    Marktani, Malika Alami
    Akharraz, Ismail
    Ahaitouf, Abdelaziz
    COMPUTERS, 2024, 13 (08)
  • [4] A New VLSI Architecture of Next-Generation QC-LDPC Decoder for 5G New-Radio Wireless-Communication Standard
    Verma, Anuj
    Shrestha, Rahul
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,