Design and Implementation of Mixed Parallel and Dataflow Architecture for Intra-prediction Hardware in HEVC Decoder

被引:3
作者
Choudhury, Rituparna [1 ]
Rangababu, P. [1 ]
机构
[1] Natl Inst Technol Meghalaya, Dept Elect & Commun Engn, Bijni Complex, Shillong 793003, Meghalaya, India
来源
VLSI DESIGN AND TEST | 2017年 / 711卷
关键词
High efficiency video coding (HEVC); Intra prediction; Field programmable gate array (FPGA);
D O I
10.1007/978-981-10-7470-7_70
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The objective of the paper is to implement an area efficient hardware for intra prediction in high efficiency video coding (HEVC) decoder for DC, angular and planar modes of all block sizes. viz., 64 x 64, 32 x 32, 16 x 16, 8 x 8 and 4 x 4. The proposed hardware is written in Verilog and implemented in field programmable gate array (FPGA) Virtex-7. The clock cycles consumed by the proposed design is the lowest as compared to the existing designs [7] as in the proposed architecture all the three modes ( DC, angular and planar modes) are executed in parallel. The reference pixels are processed and one 4 x 4 block is obtained at the output in one clock cycle as the architecture is designed to process 16 pixels (one 4 x 4 block) in parallel for all the three modes. Once the prediction for one mode of a block is completed the resources are released and made available to be used by next mode or next block. Thus the resource consumption is less as compared to existing designs where all the modes for each block is executed irrespective of encoder information which results in unnecessary resource usage.
引用
收藏
页码:742 / 750
页数:9
相关论文
共 9 条
  • [1] A novel Intra prediction architecture for the hardware HEVC encoder
    Abramowski, Andrzej
    Pastuszak, Grzegorz
    [J]. 16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 429 - 436
  • [2] Fully pipelined real time hardware solution for High Efficiency Video Coding (HEVC) intra prediction
    Amish, Farouk
    Bourennane, El-Bay
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2016, 64 : 133 - 147
  • [3] [Anonymous], 2013, HIGH EFF VID COD
  • [4] Jiang YB, 2014, IEEE SW SYMP IMAG, P29, DOI 10.1109/SSIAI.2014.6806021
  • [5] Kalali E., 2012, 2012 22nd International Conference on Field Programmable Logic and Applications (FPL), P719, DOI 10.1109/FPL.2012.6339161
  • [6] Kammoun M., 2014, Image Processing, Applications and Systems Conference (IPAS), 2014 First International, P1
  • [7] Min B., 2016, IEEE T CIRCUITS SYST
  • [8] Overview of the High Efficiency Video Coding (HEVC) Standard
    Sullivan, Gary J.
    Ohm, Jens-Rainer
    Han, Woo-Jin
    Wiegand, Thomas
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (12) : 1649 - 1668
  • [9] Fast Prediction Unit Selection and Mode Selection for HEVC Infra Prediction
    Sun, Heming
    Zhou, Dajiang
    Liu, Peilin
    Goto, Satoshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (02): : 510 - 519