Pb/In solder bump formation for a flip-chip bonding technique at high speed optical communication devices

被引:0
|
作者
Han, H
Chung, H
Park, S
Joe, Y
Park, S
Joo, G
Hwang, N
Lee, HT
Kang, S
Song, MK
机构
来源
APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96 | 1996年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing speed of advanced chip technologies has greatly challenged the interconnection methods and processes in order to achieve enhanced capability. We have successfully fabricated the solder bump and it's reflowing process for flip-chip bonding interconnection technique instead of conventional wire bonding for high speed devices. The lead(Pb: 350 degrees C) and the Indium(In: 157 degrees C) were used for solder bump and deposited by using thermal evaporation. The thickness of the deposited metal for solder bump was in the range of 5 similar to 6 mu m thickness. Specially, to increase the accuracy and the reliability of the flip-chip bonding Technique, 3 layer thick photoresist about 30 mu m was used to control the deposition area for solder bump. It was also used for the lift-off process of excess deposited metal for solder bump. The height of solder bump through the reflowing process was controlled in the range of 10 similar to 40 mu m according to the deposited area and-shape. Also, the deposited area and shape was one of the most important parameters for solder bump fabrication. In addition, it was found that an oxidized surface layer effects on the increased melting temperature of deposited metal for solder bump. In this process, the reflowing temperature of PB/In (60:40 wt%) solder bumps was 230+/-5 degrees C.
引用
收藏
页码:421 / 424
页数:4
相关论文
共 50 条
  • [21] Advanced Bonding Process based on Intense Pulsed Light Irradiation for Solder Bump in Flip-Chip Package
    Ryu, Seong-Ung
    Park, Jong-Whi
    Ju, Young-Min
    Kim, Hak-Sung
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 2218 - 2222
  • [22] Au–Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Jeong-Won Yoon
    Hyun-Suk Chun
    Ja-Myeong Koo
    Seung-Boo Jung
    Microsystem Technologies, 2007, 13 : 1463 - 1469
  • [23] Advanced copper column based solder bump for flip-chip interconnection
    Yamada, H
    Togasaki, T
    Tateyama, K
    Higuchi, K
    1997 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1997, 3235 : 417 - 422
  • [24] Underfill of flip-chip: The effect of contact angle and solder bump arrangement
    Young, Wen-Bin
    Yang, Wen-Lin
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (03): : 647 - 653
  • [25] Effect of polyimide baking on bump resistance in flip-chip solder joints
    Cheng, Hsi-Kuei
    Feng, Shien-Ping
    Lai, Yi-Jen
    Liu, Kuo-Chio
    Wang, Ying-Lang
    Liu, Tzeng-Feng
    Chen, Chih-Ming
    MICROELECTRONICS RELIABILITY, 2014, 54 (03) : 629 - 632
  • [26] Fluxless flip-chip bonding using a lead-free solder bumping technique
    Hansen, K.
    Kousar, S.
    Pitzl, D.
    Arab, S.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [27] Investigation of a solder bumping technique for flip-chip interconnection
    Hutt, DA
    Rhodes, DG
    Conway, PP
    Mannan, SH
    Whalley, DC
    Holmes, AS
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2000, 12 (01) : 7 - 14
  • [28] Optimization of copper column based solder bump design for high reliability flip-chip interconnections
    Yamada, H
    Togasaki, T
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 94 - 99
  • [29] Batch transfer of microstructures using flip-chip solder bonding
    Singh, A
    Horsley, DA
    Cohn, MB
    Pisano, AP
    Howe, RT
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 1999, 8 (01) : 27 - 33
  • [30] HYDROGEN PLASMAS FOR FLUX FREE FLIP-CHIP SOLDER BONDING
    PICKERING, K
    SOUTHWORTH, P
    WORT, C
    PARSONS, A
    PEDDER, DJ
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1990, 8 (03): : 1503 - 1508