The design and implementation of a low-power clock-powered microprocessor

被引:18
作者
Athas, W
Tzartzanis, N
Mao, WH
Peterson, L
Lal, R
Chong, K
Moon, JS
Svensson, L
Bolotski, M
机构
[1] House Ear Res Inst, Los Angeles, CA 90057 USA
[2] Fujitsu Labs Amer, Sunnyvale, CA 94085 USA
[3] Synopsys Corp, Mountain View, CA 94043 USA
[4] Chalmers Univ Technol, Dept Signals & Syst, SE-41296 Gothenburg, Sweden
[5] MultiLink Corp, Somerset, NJ 08873 USA
[6] Integrated Telecom Express, Santa Clara, CA 95051 USA
[7] Switchcore AB, SE-22363 Lund, Sweden
[8] MicroDisplay Corp, Richmond, CA 94806 USA
关键词
D O I
10.1109/4.881200
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe the design and implementation of a 16-bit clock-powered microprocessor that dissipates only 2.9 mW at 15.8 MHz based on laboratory measurements. Clock-powered logic (CPL) has been developed as a new approach for designing and building low-power VLSI systems that exploit the benefits of supply-voltage-scaled static CMOS and energy-recovery CMOS techniques. In CPL, the clock signals are a source of ac power for the other large on-chip capacitive loads. Clock amplitude and waveform shape combine to reduce power, By exploiting energy recovery and an energy-conserving clock driver, it is possible to build ultra-low-power CMOS processors with this approach. We compare the CPL approach with a conventional, fully dissipative approach for a processor with a similar ISA and VLSI architecture which was designed using the same set of VLSI CAD tools. The simulation results indicate that the CPL microprocessor would dissipate 40% less power than the conventional design.
引用
收藏
页码:1561 / 1570
页数:10
相关论文
共 22 条
  • [11] Huang C. X., 1995, Proceedings. 1995 International Symposium on Low Power Design, P105, DOI 10.1145/224081.224100
  • [12] Kim S, 1999, P KOR ISR BIN C, P97
  • [13] Maksimovic D., 1995, ESSCIRC '95. Twenty-First European Solid-State Circuits Conference. Proceedings, P370
  • [14] *MET INC, 1996, HSPICE US MAN SIM AN
  • [15] A 160-MHz, 32-b, 0.5-W CMOS RISC microprocessor
    Montanaro, J
    Witek, RT
    Anne, K
    Black, AJ
    Cooper, EM
    Dobberpuhl, DW
    Donahue, PM
    Eno, J
    Hoeppner, GW
    Kruckemyer, D
    Lee, TH
    Lin, PCM
    Madden, L
    Murray, D
    Pearce, MH
    Santhanam, S
    Snyder, KJ
    Stephany, R
    Thierauf, SC
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) : 1703 - 1714
  • [16] Seitz C. L., 1985, 1985 Chapel Hill Conference on Very Large Scale Integration, P1
  • [17] SVENSSON L, 1996, P INT S LOW POW EL D
  • [18] *SYN INC, 1999, POW REF GUID REL 5 3
  • [19] TZARTZANIS N, 1998, THESIS U SO CALIF LO
  • [20] Vieri C., 1999, Ph.D. thesis