The design and implementation of a low-power clock-powered microprocessor

被引:18
作者
Athas, W
Tzartzanis, N
Mao, WH
Peterson, L
Lal, R
Chong, K
Moon, JS
Svensson, L
Bolotski, M
机构
[1] House Ear Res Inst, Los Angeles, CA 90057 USA
[2] Fujitsu Labs Amer, Sunnyvale, CA 94085 USA
[3] Synopsys Corp, Mountain View, CA 94043 USA
[4] Chalmers Univ Technol, Dept Signals & Syst, SE-41296 Gothenburg, Sweden
[5] MultiLink Corp, Somerset, NJ 08873 USA
[6] Integrated Telecom Express, Santa Clara, CA 95051 USA
[7] Switchcore AB, SE-22363 Lund, Sweden
[8] MicroDisplay Corp, Richmond, CA 94806 USA
关键词
D O I
10.1109/4.881200
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe the design and implementation of a 16-bit clock-powered microprocessor that dissipates only 2.9 mW at 15.8 MHz based on laboratory measurements. Clock-powered logic (CPL) has been developed as a new approach for designing and building low-power VLSI systems that exploit the benefits of supply-voltage-scaled static CMOS and energy-recovery CMOS techniques. In CPL, the clock signals are a source of ac power for the other large on-chip capacitive loads. Clock amplitude and waveform shape combine to reduce power, By exploiting energy recovery and an energy-conserving clock driver, it is possible to build ultra-low-power CMOS processors with this approach. We compare the CPL approach with a conventional, fully dissipative approach for a processor with a similar ISA and VLSI architecture which was designed using the same set of VLSI CAD tools. The simulation results indicate that the CPL microprocessor would dissipate 40% less power than the conventional design.
引用
收藏
页码:1561 / 1570
页数:10
相关论文
共 22 条
  • [1] [Anonymous], LOW POWER DESIGN MET
  • [2] [Anonymous], THESIS MIT CAMBRIDGE
  • [3] ATHAS W, 1997, IEEE J SOLID STA NOV, P1693
  • [4] ATHAS W, 2000, INT SOL STAT CIRC C, P296
  • [5] Athas W. C., 1994, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V2, P398, DOI 10.1109/92.335009
  • [6] Athas WC, 1996, ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, P129, DOI 10.1109/ISCAS.1996.541916
  • [7] ATHAS WC, 1994, P 4 GREAT LAK S VLSI, P159
  • [8] *CASC DES AUT CORP, 1997, EP US MAN
  • [9] Glasser L. A., 1985, DESIGN ANAL VLSI CIR
  • [10] HALL M, 1999, P SC99 NOV