A novel half-rate architecture for high-speed clock and data recovery

被引:0
|
作者
He, QR [1 ]
Feng, MT [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
来源
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel bang-bang half-rate architecture is presented for high-speed random input clock and data recovery. In contrast to the conventional half-rate architectures, which contain two separated full-rate phase detectors and additional complicated logic and clock distribution circuits, the proposed architecture utilizes a genuine half-rate phase detector and eliminates the logic circuits. Therefore, it significantly simplifies the circuit complexity. A SiGe clock and data recovery circuit using this architecture is designed with 40Gb/s input data rate.
引用
收藏
页码:351 / 354
页数:4
相关论文
共 50 条
  • [1] Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits
    Gimeno, Cecilia
    Bol, David
    Flandre, Denis
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (09) : 1807 - 1811
  • [2] High-speed baud-rate clock and data recovery
    Musa, Faisal A.
    Carusone, Anthony Chan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 64 - 69
  • [3] A 1/8-rate clock and data recovery architecture for high-speed communication systems
    Sameni, P
    Mirabbasi, S
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 305 - 308
  • [4] Design of half-rate clock and data recovery circuits for optical communication systems
    Savoj, J
    Razavi, B
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 121 - 126
  • [5] An 8-Gb/s half-rate clock and data recovery circuit
    Khalek, Faizal
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 535 - 538
  • [6] A 1.25Gb/s half-rate clock and data recovery circuit
    Yan, CY
    Lee, CH
    Lee, Y
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 116 - 119
  • [7] A novel architecture of recovered data comparison for high speed clock and data recovery
    Gao, S
    Li, F
    Wang, ZG
    Cui, HL
    Noise in Communication Systems, 2005, 5847 : 179 - 187
  • [8] An Area- and Power-Efficient Half-Rate Clock and Data Recovery Circuit
    Lee, Yen-Long
    Chang, Soon-Jyh
    Chu, Rong-Sing
    Chen, Yen-Chi
    Goh, Jih Ren
    Huang, Chung-Ming
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2129 - 2132
  • [9] A 7 GB/S HALF-RATE CLOCK AND DATA RECOVERY CIRCUIT WITH COMPACT CONTROL LOOP
    Cheng, Yu-Po
    Lee, Yen-Long
    Chien, Ming-Hung
    Chang, Soon-Jyh
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [10] A Half-Rate 100 Gb/s Injection-Locked Clock/Data Recovery Circuit
    Samavaty, Behzad
    Green, Michael M.
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,