An efficient parallel VLSI sorting architecture

被引:9
|
作者
Zhang, YJ
Zheng, SQ
机构
[1] Univ Texas, Dept Comp Sci, Richardson, TX 75083 USA
[2] Sabre Inc, Res Grp, Southlake, TX 76092 USA
关键词
sorting network; VLSI; special-purpose architecture; systolic array; circuit layout;
D O I
10.1155/2000/14617
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new parallel sorting algorithm that uses a fixed-size sorter iteratively to sort inputs of arbitrary size. A parallel sorting architecture based on this algorithm is proposed, This architecture consists of three components, linear arrays that support constant-time operations, a multilevel sorting network, and a termination detection tree, all operating concurrently in systolic processing fashion. The structure of this sorting architecture is simple and regular, highly suitable for VLSI realization. Theoretical analysis and experimental data indicate that the performance of this architecture is likely to be excellent in practice.
引用
收藏
页码:137 / 147
页数:11
相关论文
共 50 条
  • [1] Efficient VLSI architecture for the parallel dictionary LZW data compression algorithm
    Safieh, Malek
    Freudenberger, Juergen
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (05) : 576 - 583
  • [2] An Efficient VLSI Architecture for Multi-Channel Spike Sorting Using a Generalized Hebbian Algorithm
    Chen, Ying-Lun
    Hwang, Wen-Jyi
    Ke, Chi-En
    SENSORS, 2015, 15 (08) : 19830 - 19851
  • [3] A Parallel VLSI Architecture of Contactless HCI System
    Wang, Yu
    Xu, Xiangmin
    Jiang, Xiaobo
    Ling, Bingo Wing-Kuen
    2015 Picture Coding Symposium (PCS) with 2015 Packet Video Workshop (PV), 2015, : 267 - 271
  • [4] VLSI architecture for Vasanth sorting to denoise image with minimum comparators
    Vasanth, K.
    Sindhu, E.
    Varatharajan, R.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 71
  • [5] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    2015 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING (ICASSP), 2015, : 1106 - 1110
  • [6] An efficient VLSI implementation of distributed architecture for DWT
    Cao, Xixin
    Xie, Qingqing
    Peng, Chungan
    Wang, Qingchun
    Yu, Dunshan
    2006 IEEE WORKSHOP ON MULTIMEDIA SIGNAL PROCESSING, 2006, : 364 - +
  • [7] An Efficient VLSI Architecture for Nonbinary LDPC Decoders
    Lin, Jun
    Sha, Jin
    Wang, Zhongfeng
    Li, Li
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (01) : 51 - 55
  • [8] A parallel parsing VLSI architecture for arbitrary context free grammars
    Koulouris, A
    Koziris, N
    Andronikos, T
    Papakonstantinou, G
    Tsanakas, P
    1998 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGS, 1998, : 783 - 790
  • [9] A fast sorting VLSI architecture for general-purpose standard median filters
    Yu, H
    Cho, JD
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (03): : 698 - 700
  • [10] Design of CODEC Using VLSI Architecture for Efficient Communication
    Revathi, A.
    Mahendran, N.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,