An 88.9-dB SNR Fully-Dynamic Noise-Shaping SAR Capacitance-to-Digital Converter

被引:9
|
作者
Lim, Chaegang [1 ]
Choi, Yohan [1 ]
Song, Jaegeun [1 ]
Ahn, Soonsung [1 ]
Jang, Seokwon [1 ]
Kim, Chulwoo [1 ]
机构
[1] Korea Univ, Dept Elect Engn, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
Capacitance; Switches; Capacitors; Sensors; Signal to noise ratio; Registers; Voltage; Capacitance-to-digital converter (CDC); capacitive sensor interface; dynamic amplifier (DA); fully dynamic operation; noise-shaping (NS) successive-approximation register (SAR); ENERGY-EFFICIENT; DB SNDR; ADC; PRESSURE; SENSOR;
D O I
10.1109/JSSC.2022.3167912
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents an energy-efficient noise-shaping successive-approximation register (SAR) capacitance-to-digital converter (CDC) for high-resolution capacitive sensor applications. Based on a 12-bit SAR architecture, quantization noise is shaped by the first-order FIR-IIR loop filter. The proposed loop filter comprises dynamic amplifiers (DAs), and it is designed to be insensitive to DA gains' variations. Under process, voltage, and temperature (PVT) variations, the loop filter is stable and retains in-band noise suppression ability without the gain calibration. The CDC is implemented in a differential configuration for a single-sensor measurement with an energy-efficient capacitive digital-to-analog converter (CDAC) switching method. It does not require any replica or dual capacitor sensor for differential operation. In the proposed CDC, a dynamic comparator with a common-mode (CM) rejection is proposed to compensate for the instability because the parasitic capacitance causes CM voltage deviation of the CDAC and loop instability. The proposed CDC is fabricated in a 180-nm CMOS technology with an active area of 0.25 mm(2). It dissipates 63.3 mu W at a sampling frequency of 320 kHz. Given that all circuits operate dynamically, the sampling frequency is scalable from 3.2 to 320 kHz. The prototype CDC achieves an 88.9-dB signal-to-noise ratio (SNR) and a figure-of-merit of 139 fJ/conversion-step.
引用
收藏
页码:2778 / 2790
页数:13
相关论文
共 39 条
  • [21] A 97.99 dB SNDR, 2 kHz BW, 37.1 μW Noise-Shaping SAR ADC with Dynamic Element Matching and Modulation Dither Effect
    Obata, Koji
    Matsukawa, Kazuo
    Miki, Takuji
    Tsukamoto, Yusuke
    Sushihara, Koji
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [22] Fully passive noise-shaping successive approximation register analog-to-digital converter realizing 2 x gain without capacitor stacking
    Zou, Xingshuai
    Liu, Jiaxin
    Li, Qiang
    ELECTRONICS LETTERS, 2023, 59 (06)
  • [23] A 134 DB Dynamic Range Noise Shaping Slope Light-to-Digital Converter for Wearable Chest PPG Applications
    Lin, Qiuyang
    Song, Shuang
    Van Wegberg, Roland
    Sijbers, Wim
    Biswas, Dwaipayan
    Konijnenburg, Mario
    Van Hoof, Chris
    Tavernier, Filip
    Van Helleputte, Nick
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2021, 15 (06) : 1224 - 1235
  • [24] A 74-dB Dynamic-Range 625-kHz Bandwidth Second-Order Noise-Shaping SAR ADC Utilizing a Temperature-Compensated Dynamic Amplifier and a Digital Mismatch Calibration
    Yoon, Jae Sik
    Hong, Jiyoon
    Chae, Hyungil
    Kim, Jintae
    IEEE ACCESS, 2021, 9 : 39597 - 39607
  • [25] A 28μW 134dB DR 2nd-Order Noise-Shaping Slope Light-to-Digital Converter for Chest PPG Monitoring
    Lin, Qiuyang
    Song, Shuang
    Van Wegberg, Roland
    Konijnenburg, Mario
    Biswas, Dwaipayan
    Van Hoof, Chris
    Tavernier, Filip
    Van Helleputte, Nick
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 390 - +
  • [26] A 250kHz-BW 93dB-SNDR 4th-Order Noise-Shaping SAR Using Capacitor Stacking and Dynamic Buffering
    Liu, Jiaxin
    Li, Dengquan
    Zhong, Yi
    Tang, Xiyuan
    Sun, Nan
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 370 - +
  • [27] A 90-dB-SNDR Calibration-Free Fully Passive Noise-Shaping SAR ADC With 4x Passive Gain and Second-Order DAC Mismatch Error Shaping
    Liu, Jiaxin
    Wang, Xing
    Gao, Zijie
    Zhan, Mingtao
    Tang, Xiyuan
    Hsu, Chen-Kai
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (11) : 3412 - 3423
  • [28] An 84 dB Dynamic Range 62.5-625 kHz Bandwidth Clock-Scalable Noise-Shaping SAR ADC with Open-Loop Integrator using Dynamic Amplifier
    Miyahara, Masaya
    Matsuzawa, Akira
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [29] A 93.6dB-SNDR 5kHz-BW Fully Dynamic Hybrid CT-DT Noise Shaping SAR ADC
    Meng, Lingxin
    Zhao, Menglian
    Tan, Zhichao
    2024 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE, CICC, 2024,
  • [30] A 50kHz-BW 95.4dB-SNDR CT-DT Pipelined Noise-Shaping SAR ADC with Noise-Optimized Two-Stage Dynamic Amplifier
    Du, Yanzhujun
    Meng, Lingxin
    Zhao, Menglian
    Tan, Zhichao
    2024 31ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, ICECS, 2024,