共 39 条
- [2] A Fully-Dynamic Time-Interleaved Noise-Shaping SAR ADC Based on CIFF Architecture 2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
- [3] An Energy-Efficient 17-bit Noise-Shaping Dual-Slope Capacitance-to-Digital Converter for MEMS Sensors ESSCIRC CONFERENCE 2016, 2016, : 389 - 392
- [4] A Compact Fully Dynamic Capacitance-to-Digital Converter With Energy-Efficient Charge Reuse IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 514 - 517
- [5] A 91 dB SNDR Calibration-Free Fully-Passive Noise-Shaping SAR ADC with Mismatch Error Shaping 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
- [6] A 68 μW 31 kS/s Fully-Capacitive Noise-Shaping SAR ADC with 102 dB SNDR 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
- [9] A 181.8dB FoMs Zoom Capacitance-to-Digital Converter with kT/C Noise Cancellation and Dead Band Operation 2024 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE, CICC, 2024,
- [10] A 117dB In-band CMRR 98.5dB SNR Capacitance-to-Digital Converter for Sub-nm Displacement Sensing with an Electrically Floating Target 2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 159 - 160