An 88.9-dB SNR Fully-Dynamic Noise-Shaping SAR Capacitance-to-Digital Converter

被引:9
|
作者
Lim, Chaegang [1 ]
Choi, Yohan [1 ]
Song, Jaegeun [1 ]
Ahn, Soonsung [1 ]
Jang, Seokwon [1 ]
Kim, Chulwoo [1 ]
机构
[1] Korea Univ, Dept Elect Engn, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
Capacitance; Switches; Capacitors; Sensors; Signal to noise ratio; Registers; Voltage; Capacitance-to-digital converter (CDC); capacitive sensor interface; dynamic amplifier (DA); fully dynamic operation; noise-shaping (NS) successive-approximation register (SAR); ENERGY-EFFICIENT; DB SNDR; ADC; PRESSURE; SENSOR;
D O I
10.1109/JSSC.2022.3167912
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents an energy-efficient noise-shaping successive-approximation register (SAR) capacitance-to-digital converter (CDC) for high-resolution capacitive sensor applications. Based on a 12-bit SAR architecture, quantization noise is shaped by the first-order FIR-IIR loop filter. The proposed loop filter comprises dynamic amplifiers (DAs), and it is designed to be insensitive to DA gains' variations. Under process, voltage, and temperature (PVT) variations, the loop filter is stable and retains in-band noise suppression ability without the gain calibration. The CDC is implemented in a differential configuration for a single-sensor measurement with an energy-efficient capacitive digital-to-analog converter (CDAC) switching method. It does not require any replica or dual capacitor sensor for differential operation. In the proposed CDC, a dynamic comparator with a common-mode (CM) rejection is proposed to compensate for the instability because the parasitic capacitance causes CM voltage deviation of the CDAC and loop instability. The proposed CDC is fabricated in a 180-nm CMOS technology with an active area of 0.25 mm(2). It dissipates 63.3 mu W at a sampling frequency of 320 kHz. Given that all circuits operate dynamically, the sampling frequency is scalable from 3.2 to 320 kHz. The prototype CDC achieves an 88.9-dB signal-to-noise ratio (SNR) and a figure-of-merit of 139 fJ/conversion-step.
引用
收藏
页码:2778 / 2790
页数:13
相关论文
共 39 条
  • [1] A Precision, Energy-Efficient, Oversampling, Noise-Shaping Differential SAR Capacitance-to-Digital Converter
    Alhoshany, Abdulaziz
    Salama, Khaled N.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (02) : 392 - 401
  • [2] A Fully-Dynamic Time-Interleaved Noise-Shaping SAR ADC Based on CIFF Architecture
    Zhuang, Haoyu
    Liu, Jiaxin
    Sun, Nan
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [3] An Energy-Efficient 17-bit Noise-Shaping Dual-Slope Capacitance-to-Digital Converter for MEMS Sensors
    Sanjurjo, J. P.
    Prefasi, E.
    Buffa, C.
    Gaggl, R.
    ESSCIRC CONFERENCE 2016, 2016, : 389 - 392
  • [4] A Compact Fully Dynamic Capacitance-to-Digital Converter With Energy-Efficient Charge Reuse
    Xin, Haoming
    Pelzers, Kevin
    Baltus, Peter
    Cantatore, Eugenio
    Harpe, Pieter
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 514 - 517
  • [5] A 91 dB SNDR Calibration-Free Fully-Passive Noise-Shaping SAR ADC with Mismatch Error Shaping
    Lui, Yu
    Shen, Hongwei
    Zhang, Qingsong
    Jiang, Pengfei
    Sun, Tianyue
    Liao, Yuxin
    Li, Mengjiao
    Min, Hao
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [6] A 68 μW 31 kS/s Fully-Capacitive Noise-Shaping SAR ADC with 102 dB SNDR
    Leene, Lieuwe B.
    Letchumanan, Shiva
    Constandinou, Timothy G.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [7] A Fully Dynamic Low-Power Wideband Time-Interleaved Noise-Shaping SAR ADC
    Zhuang, Haoyu
    Liu, Jiaxin
    Tang, He
    Peng, Xizhu
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (09) : 2680 - 2690
  • [8] A 150-MS/s, 65-dB SNDR Fully Passive Bandpass Noise-Shaping SAR ADC
    Lee, Dongsik
    Lee, Seungjun
    Chae, Hyungil
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1067 - 1071
  • [9] A 181.8dB FoMs Zoom Capacitance-to-Digital Converter with kT/C Noise Cancellation and Dead Band Operation
    Shen, Zilong
    Tang, Jiajun
    Luo, Haoyang
    Wu, Zhongyi
    Wang, Zongnan
    Zhang, Xing
    Tang, Xiyuan
    Wang, Yuan
    2024 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE, CICC, 2024,
  • [10] A 117dB In-band CMRR 98.5dB SNR Capacitance-to-Digital Converter for Sub-nm Displacement Sensing with an Electrically Floating Target
    Jiang, Hui
    Amani, Samira
    Vogel, Johan G.
    Shalmany, Saleh Heidary
    Nihtianov, Stoyan
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 159 - 160