Using application bisection bandwidth to guide tile size selection for the synchroscalar tile-based architecture

被引:0
作者
Oliver, John [1 ]
Franklin, Diana [2 ]
Chong, Frederic T. [3 ]
Akella, Venkatesh [1 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] Cal Poly State Univ, San Luis Obispo, CA USA
[3] Univ Calif, Santa Barbara, CA USA
来源
TRANSACTIONS ON HIGH-PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS I | 2007年 / 4050卷
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper investigates the impact of proper tile size selection on the power the power consumption for tile-based processors. We refer to this investigation as a tile granularity study. This is accomplished by distilling the architectural cost of tiles with different computational widths into a system metric we call the Granularity Indicator (GI). The GI is then compared against the bisection bandwith of algorithms when partitioned across multiple tiles. From this comparison, the tile granularity that best fits a given set of algorithms can be determined, reducing the system power for that set of algorithms. When the GI analysis is applied to the Synchroscalar tile architecture [I], we find that Synchroscalar's already low power consumption can be further reduced by 14% when customized for execution of the 802.1 la reciever. In addition, the GI can also be a used to evaluate tile size when considering multiple applications simultaneously, providing a convenient platform for hardware-software co-design.
引用
收藏
页码:259 / +
页数:4
相关论文
共 36 条
[1]  
AGARWALAA S, 2002, 600MHZ VLIW DSP
[2]  
*ANALOGDEVICES, 2002, ADSP 2191 PROC DAT S
[3]  
*ANALOGDEVICES, 2002, TS 101 DAT SHEET
[4]  
Chen XN, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P90
[5]  
FISHER J, 1996, MICROARCHITECTURE, P324
[6]  
GUPTA S, 2000, TR200005 U TEX DEP C
[7]  
Hartstein A., 2004, ACM T ARCHIT CODE OP, V1, P369
[8]  
HENDRICKSON B, 2004, CHACO USERS GUIDE 2, V2692
[9]   Replacing global wires with an on-chip network: A power analysis [J].
Heo, SM ;
Asanovic, K .
ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, :369-374
[10]   The future of wires [J].
Ho, R ;
Mai, KW ;
Horowitz, MA .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :490-504