An evolutionary technique for reducing the duration of Reconfigurable Scan Network test

被引:7
作者
Cantoro, R. [1 ]
San Paolo, L. [1 ]
Reorda, M. Sonza [1 ]
Squillero, G. [1 ]
机构
[1] Politecn Torino, Turin, Italy
来源
2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS) | 2018年
关键词
D O I
10.1109/DDECS.2018.00030
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The growing need for effectively accessing registers (called instruments) related to non-functional purposes (e.g., test, debug, calibration) in many electronic devices pushed towards the development of new solutions, including the IEEE 1687 standard. The approach supported by these solutions allows a flexible access to embedded instruments through the Boundary Scan interface via a set of reconfigurable scan chains composing a Reconfigurable Scan Network (RSN). Since permanent faults may affect the circuitry implementing them, several works recently proposed techniques to automatically generate a suitable sequence of input stimuli able to detect them. The common approach is based on forcing the IEEE 1687 network to undergo a sequence of test sessions, each composed of a configuration phase and a test phase. By properly selecting the sequence of network configurations to be used, we can guarantee that the method can test any permanent fault possibly affecting the network. Clearly, the cost of this test directly depends on its duration. This paper faces the issue of generating a test sequence for a generic RSN possibly reducing its duration and proposes a method based on an evolutionary algorithm. We provide some experimental results gathered on the standard set of benchmarks RSNs, showing that the approach is able to produce optimized test sequences in 9 cases out of 16. In some cases, the reduction in test time is larger than 20%.
引用
收藏
页码:129 / 134
页数:6
相关论文
共 16 条
  • [1] [Anonymous], 2013, IEEE STANDARD 11491
  • [2] Blaquière Y, 2014, IEEE INT SYMP CIRC S, P2559, DOI 10.1109/ISCAS.2014.6865695
  • [3] Test Time Minimization in Reconfigurable Scan Networks
    Cantoro, R.
    Palena, M.
    Pasini, P.
    Reorda, M. Sonza
    [J]. 2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 119 - 124
  • [4] Cantoro R, 2015, ASIAN TEST SYMPOSIUM, P211, DOI [10.1109/ATS.2015.7447934, 10.1109/ATS.2015.46]
  • [5] Dahbura A. T., 1989, International Test Conference 1989. Proceedings. Meeting the Tests of Time (Cat. No.89CH2742-5), P55, DOI 10.1109/TEST.1989.82277
  • [6] IEEE Standard for Access and Control of Instrumentation Embedded within a Semiconductor Device, IEEE STD 1687 2014
  • [7] Lee KuenJong., 1990, IEEE CUSTOM INTEGRAT
  • [8] Makar S. R., 1988, International Test Conference 1988 Proceedings - New Frontiers in Testing (Cat. No.88CH2610-4), P669, DOI 10.1109/TEST.1988.207851
  • [9] ATPG for scan chain latches and flip-flops
    Makar, SR
    McCluskey, EJ
    [J]. 15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 364 - 369
  • [10] A set of benchmarks for modular testing of SOCs
    Marinissen, EJ
    Iyengar, V
    Chakrabarty, K
    [J]. INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 519 - 528