共 16 条
- [1] [Anonymous], 2013, IEEE STANDARD 11491
- [2] Blaquière Y, 2014, IEEE INT SYMP CIRC S, P2559, DOI 10.1109/ISCAS.2014.6865695
- [3] Test Time Minimization in Reconfigurable Scan Networks [J]. 2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 119 - 124
- [4] Cantoro R, 2015, ASIAN TEST SYMPOSIUM, P211, DOI [10.1109/ATS.2015.7447934, 10.1109/ATS.2015.46]
- [5] Dahbura A. T., 1989, International Test Conference 1989. Proceedings. Meeting the Tests of Time (Cat. No.89CH2742-5), P55, DOI 10.1109/TEST.1989.82277
- [6] IEEE Standard for Access and Control of Instrumentation Embedded within a Semiconductor Device, IEEE STD 1687 2014
- [7] Lee KuenJong., 1990, IEEE CUSTOM INTEGRAT
- [8] Makar S. R., 1988, International Test Conference 1988 Proceedings - New Frontiers in Testing (Cat. No.88CH2610-4), P669, DOI 10.1109/TEST.1988.207851
- [9] ATPG for scan chain latches and flip-flops [J]. 15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 364 - 369
- [10] A set of benchmarks for modular testing of SOCs [J]. INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 519 - 528