Evaluation of low power consumption network on chip routing architecture

被引:25
作者
Arulananth, T. S. [1 ]
Baskar, M. [2 ]
Sankar, Udhaya S. M. [2 ]
Thiagarajan, R. [3 ]
Dalton, Arul G. [4 ]
Rajeshwari, Pasupuleti Raja [1 ]
Kumar, Aruru Sai [5 ]
Suresh, A. [2 ]
机构
[1] MLR Inst Technol, Dept Elect & Commun Engn, Hyderabad 500043, Telangana, India
[2] SRM Inst Sci & Technol, Sch Comp, Coll Engn & Technol, Dept Comp Sci & Engn, Chengalpattu 603203, Tamil Nadu, India
[3] Prathyusha Engn Coll, Dept Comp Sci & Engn, Chennai 602025, Tamil Nadu, India
[4] Princeton Inst Engn & Technol Women, Dept Comp Sci & Engn, Hyderabad 500088, Telangana, India
[5] Natl Inst Technol, Dept Elect & Commun Engn, Warangal 506004, Telangana, India
关键词
Network on Chip; Virtual point-to-point connection (VIP); Router architecture; Processing elements; Routing computation; Virtual channel allocation;
D O I
10.1016/j.micpro.2020.103809
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on Chip (NoC) is growing technology whereby multiprocessor state interconnect patterns are formed. NoC technology is adapted to support a variety of multiprocessor requirements. The existing designs do not support the growth requirements of user applications. Because of the complex routing connections, several problems exist about traffic congestion and Power consumption contributing to a network's low efficiency. Traffic Congestion, Power consumption, and latency are a significant concern in Network on Chip architectures because of various dynamic routing connections. The existing models do not consider all the above-mentioned factors and struggle to achieve higher performance. The previous methods do not trigger the circuits according to the traffic condition and maximum power consumption. For this, the proposed High-Speed Virtual Logic Network on Chip router architecture is utilized for controlling the traffic congestion and deadlock issues, reduce the latency by selecting the minimal interval paths. In this research work, an architecture containing a Virtual router is introduced which yields low power consumption resulting in improving the performance of a network by performing the routing in a diagonal direction along with the other directions. Also, the method selects an optimal path according to various conditions that neglect the unnecessary triggering of chips which reduces the power consumption. The proposed model considers the dynamic congestion and mute available to perform routing with the least power consumption. By comparing both the architectures, VC Router outperformed 15% of low power consumption for the 8-bit system, 10% of low power consumption for the 16-bit system, and 22% of low power consumption for the 32-bit system.
引用
收藏
页数:12
相关论文
共 35 条
[1]   PCA Based Dimensional Data Reduction and Segmentation for DICOM Images [J].
Arulananth, T. S. ;
Balaji, L. ;
Baskar, M. ;
Anbarasu, V. ;
Rao, Koppula Srinivas .
NEURAL PROCESSING LETTERS, 2023, 55 (01) :3-17
[2]  
Baskar M, INT J ADV SCI TECH, V29, P2258
[3]  
Baskar M, INT J ADV SCI TECH, V29, P1855
[4]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[5]  
Catania V, 2015, IEEE INT CONF ASAP, P162, DOI 10.1109/ASAP.2015.7245728
[6]  
Chen LZ, 2015, INT S HIGH PERF COMP, P378, DOI 10.1109/HPCA.2015.7056048
[7]  
Chen LZ, 2014, INT S HIGH PERF COMP, P296, DOI 10.1109/HPCA.2014.6835940
[8]   NoRD: Node-Router Decoupling for Effective Power-gating of On-Chip Routers [J].
Chen, Lizhong ;
Pinkston, Timothy M. .
2012 IEEE/ACM 45TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-45), 2012, :270-281
[9]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[10]   Resilient and Power-Efficient Multi-Function Channel Buffers in Network-on-Chip Architectures [J].
DiTomaso, Dominic ;
Kodi, Avinash Karanth ;
Louri, Ahmed ;
Bunescu, Razvan .
IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (12) :3555-3568