Efficient Router Architecture for Trace Reduction During NoC Post-Silicon Validation

被引:2
|
作者
Rout, Sidhartha Sankar [1 ]
Patil, Suyog Bhimrao [1 ]
Chaudhari, Vaibhav Ishwarlal [1 ]
Deb, Sujay [1 ]
机构
[1] Indraprastha Inst Informat Technol Delhi, New Delhi, India
来源
32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019) | 2019年
关键词
design-for-debug; fault detection; network-on-chip; post-silicon validation; trace buffer; SIGNAL SELECTION; RESTORATION; NETWORKS;
D O I
10.1109/SOCC46988.2019.1570548502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The contemporary network-on-chips (NoCs) have highly complex architectures. So, robust post-silicon validation mechanism is required for error-proof NoC design. Traces of packet transactions are generated during NoC validation and are stored for fault analysis. Size of trace generated, directly translates into on-chip storage cost and communication bandwidth requirement. Our work proposes a modified NoC router architecture which eliminates the redundant traces and only stores the meaningful traces. This results in reduction of total trace amount while maintaining the same level of system internal observability. The scheme is proved to he henelicial for short-lived communication faults (packet drop, direction fault etc.), and shows around 23% to 36% of trace reduction in case of a 8x8 mesh network for each cycle trace capture. The overhead introduced is nominal and can further he reduced in case of permanent network faults.
引用
收藏
页码:230 / 235
页数:6
相关论文
共 50 条
  • [41] Pruning-Based Trace Signal Selection Algorithm for Data Acquisition in Post-Silicon Validation
    Zhao, Kang
    Bian, Jinian
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (06) : 1030 - 1040
  • [42] QED Post-Silicon Validation and Debug Invited Abstract
    Lin, David
    Mitra, Subhasish
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 62 - 62
  • [43] A Survey on Post-Silicon Functional Validation for Multicore Architectures
    Jayaraman, Padma
    Parthasarathi, Ranjani
    ACM COMPUTING SURVEYS, 2017, 50 (04)
  • [44] Post-Silicon Validation and Calibration of Hardware Security Primitives
    Xu, Xiaolin
    Suresh, Vikram
    Kumar, Raghavan
    Burleson, Wayne
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 29 - 34
  • [45] On-Chip Stimuli Generation for Post-Silicon Validation
    Nicolici, Nicola
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 108 - 109
  • [46] Concurrent Generation of Concurrent Programs for Post-Silicon Validation
    Adir, Allon
    Nahir, Amir
    Ziv, Avi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (08) : 1297 - 1302
  • [47] Post-Silicon Validation in the SoC Era: A Tutorial Introduction
    Mishra, Prabhat
    Ray, Sandip
    Morad, Ronny
    Ziv, Avi
    IEEE DESIGN & TEST, 2017, 34 (03) : 68 - 92
  • [48] Space Sensitive Cache Dumping for Post-silicon Validation
    Chandran, Sandeep
    Sarangi, Smruti R.
    Panda, Preeti Ranjan
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 497 - 502
  • [49] On automated trigger event generation in post-silicon validation
    Ko, Ho Fai
    Nicolici, Nicola
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1328 - 1331
  • [50] Reversi: Post-Silicon Validation System for Modern Microprocessors
    Wagner, Ilya
    Bertacco, Valeria
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 307 - 314