A 5-bit 3.2-GS/s Flash ADC With a Digital Offset Calibration Scheme

被引:29
作者
Lin, Ying-Zu [1 ]
Lin, Cheng-Wu [1 ]
Chang, Soon-Jyh [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Digital calibration; digitally assisted analog-to-digital converter (ADC); Flash ADC; high-speed data converter; offset calibration; CMOS;
D O I
10.1109/TVLSI.2009.2013628
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high-speed Flash analog-to-digital converters (ADCs), preamplifiers are often placed in front of a comparator to reduce metastability errors and enhance comparison speed. The accuracy of a Flash ADC is mainly limited by the random offsets of preamplifiers and comparators. This paper presents a 5-b Flash ADC with a digital random offset calibration scheme. For calibration, programmable resistive devices are used as the loading devices of the second-stage preamplifiers. By adjusting the calibration resistors, the input-referred offset voltage of each comparator is reduced to be less than 1/2 LSB. Fabricated in a 0.13-mu m CMOS process, experimental results show that the ADC consumes 120 mW from a 1.2-V supply and occupies a 0.18-mm active area. After calibration, the peak differential non-linearity (DNL) and integral non-linearity (INL) are 0.24 and 0.39 LSB, respectively. At 3.2-GS/s operation, the effective number of bits is 4.54 b, and the effective resolution bandwidth is 600 MHz. This ADC achieves figures of merit of 3.07 and 4.30 pJ/conversion-step at 2 and 3.2 GS/s, respectively.
引用
收藏
页码:509 / 513
页数:5
相关论文
共 9 条
[1]  
[Anonymous], IEEE ISSCC
[2]  
Chiu Y, 2005, IEEE CUST INTEGR CIR, P375
[3]  
Figueiredo P.M., 2006, ISSCC DIGEST TECHNIC, P568
[4]   Averaging technique in flash analog-to-digital converters [J].
Figueiredo, PM ;
Vital, JC .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (02) :233-253
[5]  
KOSTELINK MM, 2000, Patent No. 6048538
[6]  
Lin YZ, 2007, IEEE CUST INTEGR CIR, P213
[7]  
Park S, 2006, IEEE CUST INTEGR CIR, P489
[8]  
Vad der Plas G., 2006, IEEE Int'l Solid-State Circ. Conf. Dig. Tech. Papers, P566
[9]  
Viitala O, 2006, PROC EUR SOLID-STATE, P412