A 1mW 4b 1GS/s Delay-Line based Analog-to-Digital Converter

被引:8
|
作者
Tousi, Yahya M. [1 ]
Li, Guansheng [1 ]
Hassibi, Arjang [2 ]
Afshari, Ehsan [1 ]
机构
[1] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14853 USA
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
CMOS; ADC;
D O I
10.1109/ISCAS.2009.5117957
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we introduce a novel Analog-to-Digital architecture for high speed applications that is compatible with digital CMOS and surpasses the issues with traditional voltage conversion techniques. The quantization method is based on the delay-to-digital concept as a means to quantize a variable delay line. A 4bit 1GS/s ADC with 1mW power consumption is designed in 65nm CMOS based on the proposed architecture. The new architecture is highly scalable with CMOS technology and because of its delay-line-based core, the ADCs performance enhances with further CMOS scaling and provides a promising method for the trend toward more digital implementation of circuits.
引用
收藏
页码:1121 / +
页数:2
相关论文
共 50 条
  • [1] ANALOG-TO-DIGITAL CONVERTER UTILIZING A SAW DELAY-LINE
    BATES, KN
    SHAW, HJ
    IEEE TRANSACTIONS ON SONICS AND ULTRASONICS, 1978, 25 (04): : 251 - 252
  • [2] An 8-b 1GS/s Fractional Folding CMOS Analog-to-Digital Converter with an Arithmetic Digital Encoding Technique
    Lee, Seongjoo
    Lee, Jangwoo
    Lee, Mun-Kyo
    Nah, Sun-Phil
    Song, Minkyu
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (05) : 473 - 481
  • [3] A 1.8V 12-bit 1GS/s SiGe BiCMOS time-interleaved Analog-to-Digital converter
    Xu, Mingyuan
    Li, Liang
    Shen, Xiaofeng
    Chen, Xi
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MATERIAL, MECHANICAL AND MANUFACTURING ENGINEERING, 2015, 27 : 922 - 925
  • [4] A 14Bit, 1GS/s digital-to-analog converter with improved dynamic performances
    Seo, D
    Weil, A
    Feng, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 541 - 544
  • [5] A 4-Bit 6GS/s Time-Based Analog-To-Digital Converter
    Hussein, Assem S.
    Fawzy, Mahmoud
    Ismail, M. Wagih
    Refky, Mohamed
    Mostafa, Hassan
    2014 26TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2014, : 92 - 95
  • [6] An 8-GS/s 4-bit 340 mW CMOS time interleaved flash analog-to-digital converter
    Jang, YC
    Park, SH
    Heo, SC
    Park, HJ
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (02) : 350 - 356
  • [7] A 6GS/s, 4-bit receiver analog-to-digital converter with embedded DFE
    Varzaghani, A
    Yang, CKK
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 322 - 325
  • [8] DESIGN OF AN ALL-DIGITAL TIME DOMAIN ANALOG-TO-DIGITAL CONVERTER BASED ON RING DELAY LINE TECHNOLOGY
    Fan, Hua
    Xu, Tongrui
    Liu, Jianming
    Feng, Quanyuan
    2021 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2021,
  • [9] 20 GS/s Photonic Analog-to-Digital Converter Using Optical Comb Based on an Optoelectronic Oscillator
    Peng, Huanfa
    Peng, Xiaofeng
    Xu, Yongchi
    Zhang, Cheng
    Chen, Yuanxiang
    Zhu, Lixin
    Hu, Weiwei
    Chen, Zhangyuan
    2016 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2016,
  • [10] A 1-MS/S 16-BIT ANALOG-TO-DIGITAL CONVERTER
    IMAMURA, M
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1990, 39 (01) : 66 - 70