Analysis of Multifin n-FinFET for Analog Performance at 30nm Gate Length

被引:0
作者
Sonkusare, Reena S. [1 ]
Rathod, S. S. [2 ]
机构
[1] Sardar Patel Inst Technol, Elect & Telecommun Dept, Bombay, Maharashtra, India
[2] Sardar Patel Inst Technol, Elect Dept, Bombay, Maharashtra, India
来源
PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES) | 2016年
关键词
FinFETs; 3-D numerical simulations; Transconductance; Output resistance; Intrinsic gain; Parasitic resistance and capacitance; mobility; Cut-off frequency;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-gate FET, a self-aligned structure (FinFET) is one of the most promising device to address leakage issues and short channel effects in deeply scaled CMOS technology nodes. In order to improve the analog performance of the system the figure of merits (FoMs) of device technology should relate to those of circuit level FoMs. In this paper, based on Visual-TCAD 3-D numerical simulations, we analyze the effect of multi-fin structure and resulting impact of various RF parameters like transconductance, output resistance, intrinsic gain, parasitic resistance and capacitance, mobility, early voltage, drain conductance and cut-off frequency which affects the analog behavior of multi-fin FinFETs device.
引用
收藏
页码:277 / 283
页数:7
相关论文
共 15 条
  • [1] [Anonymous], 2012, Executive summary
  • [2] Multiple-gate SOI MOSFETs
    Colinge, JP
    [J]. SOLID-STATE ELECTRONICS, 2004, 48 (06) : 897 - 905
  • [3] Deshpande Hemant V., 2002, IEEE T ELECT DEVICES, V49
  • [4] Dixit Abhisek, 2005, IEEE T ELECT DEVICES, V52
  • [5] Analog circuits using FinFETs: benefits in speed-accuracy-power trade-off and simulation of parasitic effects
    Fulde, M.
    Engelstaedter, J. P.
    Knoblinger, G.
    Schmitt-Landsiedel, D.
    [J]. ADVANCES IN RADIO SCIENCE, 2007, 5 : 285 - 290
  • [6] Matsukawa Takashi, 2012, IEEE ELECT DEVICE LE, V33
  • [7] BSIM - SPICE Models Enable FinFET and UTB IC Designs
    Paydavosi, Navid
    Venugopalan, Sriramkumar
    Chauhan, Yogesh Singh
    Duarte, Juan Pablo
    Jandhyala, Srivatsava
    Niknejad, Ali M.
    Hu, Chenming Calvin
    [J]. IEEE ACCESS, 2013, 1 : 201 - 215
  • [8] PEI G, 2002, IEEE T ELECT DEVICES, V49
  • [9] Multiple gate devices: advantages and challenges
    Poiroux, T
    Vinet, M
    Faynot, O
    Widiez, J
    Lolivier, J
    Ernst, T
    Previtali, B
    Deleonibus, S
    [J]. MICROELECTRONIC ENGINEERING, 2005, 80 : 378 - 385
  • [10] Razavi Behzad, 2012, WORLD J NANOSCIENCE, V2, P88