High fan-in differential current mirror logic

被引:0
|
作者
Tsiatouhas, Yiorgos [1 ]
Arapoyanni, Angela [2 ]
机构
[1] Univ Ioannina, Dept Comp Sci, GR-45110 Ioannina, Greece
[2] Univ Athens, Dept Informat Telecommun, Athens, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new Differential Current Mirror Logic (DCML) family is presented. It is based on a dynamic differential topology and uses current mirrors to enhance current sensing and a sense amplifier to speed up output evaluation. Its performance in terms of delay, power and area is compared to that of Cross Coupled Differential Domino (CCDD) logic. Simulations, using a 0.18um technology to implement high fan-in XOR/XNOR gates, were utilized to evaluate the performance of the two topologies. It is shown that for fan-ins higher than 4 the proposed logic family presents increasing reduction in delay and energy against single and multi-stage CCDD implementations, with the single-stage CCDD circuits degrading fast and being inefficient for fan-ins higher than 10. In parallel, the silicon area penalty of the DCML towards single-stage CCDD is very small and constant regardless of the gate fan-in, while multi-stage CCDDs take a much grater area than DCML which increases with the number of gates used in the multi-stage implementation.
引用
收藏
页码:3894 / +
页数:2
相关论文
共 50 条
  • [21] Improved domino logic circuits and its application in wide fan-in OR gates
    Bansal D.
    Nagar B.C.
    Singh B.P.
    Kumar A.
    Micro and Nanosystems, 2020, 12 (01) : 58 - 67
  • [22] LOGIC DESIGN AUTOMATION OF MOS COMBINATIONAL NETWORKS WITH FAN-IN, FAN-OUT CONSTRAINTS.
    El-ziq, Yacoub M.
    1978, : 240 - 249
  • [23] Short Complete Fault Detection Tests for Logic Networks with Fan-In Two
    Popkov K.A.
    Journal of Applied and Industrial Mathematics, 2019, 13 (1) : 118 - 131
  • [24] High speed wide fan-in designs using clock controlled dual keeper domino logic circuits
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    ETRI JOURNAL, 2019, 41 (03) : 383 - 395
  • [25] High performance dynamic logic incorporating gate voltage controlled keeper structure for wide fan-in gates
    Jung, SO
    Kang, SM
    ELECTRONICS LETTERS, 2002, 38 (16) : 852 - 853
  • [26] A NBTI Tolerant Technique for FinFET Based Wide Fan-In Dynamic Logic
    Mahor, Vikas
    Pattanaik, Manisha
    2017 CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [27] Performance evaluation of domino logic circuits for wide fan-in gates with FinFET
    Dadoria, Ajay Kumar
    Khare, Kavita
    Panwar, Uday
    Jain, Anita
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (08): : 3341 - 3348
  • [28] Maximum fan-in/out
    Chen, J. (jinhui.chen@asu.edu), 2005, Institute of Electrical and Electronics Engineers Inc. (21):
  • [29] Increasing fan-in and fan-out of the quantum phase slip junction-based logic gates
    Omranpour, Shadi
    Hashemi, Seyed Amir
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (09) : 3086 - 3103
  • [30] Robust design of high fan-in/out subthreshold circuits
    Chen, JH
    Clark, LT
    Cao, Y
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 405 - 410