Design issues and insights for low-voltage high-density SOI DRAM

被引:9
作者
Fossum, JG [1 ]
Chiang, MH
Houston, TW
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Texas Instruments Inc, Dallas, TX 75243 USA
关键词
circuit simulation; CMOS digital integrated circuits; integrated circuit design; silicon-on-insulator technology;
D O I
10.1109/16.669528
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A physics-based study of floating-body effects on the operation of SOI DRAM is described. The study, which is based on device and circuit simulations using a physical SOI MOSFET model calibrated to an actual partially-depleted (PD) SOI DRAM technology, addresses the performance of the peripheral circuitry, e.g., the sense amplifier, as well as the dynamic retention of the data storage cell. Design insight for low-voltage high-density SOI DRAM is attained. Doable cell design is shown to yield dynamic retention time long enough for gigabit memories, and crude body-source ties for nMOS, with pMOS bodies floating, are shown to effectively suppress instabilities in the sense amplifier.
引用
收藏
页码:1055 / 1062
页数:8
相关论文
共 17 条
[1]  
CHEN W, 1996, IEEE S VLSI, P92
[2]  
JOYNER KA, 1996, COMMUNICATION
[3]  
KIM HS, 1995, IEEE S VLSI TECH KYO, P143
[4]   Body-contacted SOI MOSFET structure with fully bulk CMOS compatible layout and process [J].
Koh, YH ;
Choi, JH ;
Nam, MH ;
Yang, JW .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (03) :102-104
[5]  
KRISHNAN S, 1996, THESIS U FLORIDA GAI
[6]  
MANDELMAN JA, 1996, P IEEE INT SOI C, P136
[7]  
MORISHITA F, 1995, IEEE S VLSI TECH KYO, P141
[8]   16Mb DRAM/SOI technologies for sub-1V operation [J].
Oashi, T ;
Eimori, T ;
Morishita, F ;
Iwamatsu, T ;
Yamaguchi, Y ;
Okuda, F ;
Shimomura, K ;
Shimano, H ;
Sakashita, N ;
Arimoto, K ;
Inoue, Y ;
Komori, S ;
Inuishi, M ;
Nishimura, T ;
Miyoshi, H .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :609-612
[9]   A PHYSICAL CHARGE-BASED MODEL FOR NON-FULLY DEPLETED SOI MOSFETS AND ITS USE IN ASSESSING FLOATING-BODY EFFECTS IN SOI CMOS CIRCUITS [J].
SUH, D ;
FOSSUM, JG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (04) :728-737
[10]  
SUH D, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P661, DOI 10.1109/IEDM.1994.383323