Optimization on Cell-library Design for Digital Application Specific Printed Electronics Circuits

被引:0
|
作者
Llamas, Manuel [1 ]
Mashayekhi, Mohammad [1 ]
Carrabina, Jordi [1 ]
Matos, Jody [2 ]
Reis, Andre [2 ]
机构
[1] Univ Autonoma Barcelona, CAIAC Grp, Campus UAB, Bellaterra 08193, Spain
[2] UFRGS Univ Fed Rio Grande do Sul, Inst Informat, BR-15064 Porto Alegre, RS, Brazil
来源
2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS) | 2014年
关键词
ASIC; ASPEC; OTFT; Standard Cell; transistor count; logic synthesis; technology mapping; Printed Electronics; NANOPARTICLE; TRANSISTORS; MODEL; CMOS;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper presents an investigation about the ideal composition of cell libraries to be used for digital Application Specific Printed Electronics Circuits (ASPECs). Printed/organic/flexible electronics is becoming more and more important over the last years, and it seems that the industry will continue growing as new possible applications arise, and the existing ones are being improved due to better designs and fabrication processes, even moving towards integrating logic circuitry together with sensors and actuators. This paper presents considerations for developing (ASPECs), trying to keep a similar approach to the typical ASIC procedures. The work presented herein adopted a cell-based design methodology addressed to printed electronics (PE) designs. Such methodology allows us to propose a design flow for PE similar to the VLSI design flow, comprising logic synthesis, mapping, placement, and routing. In order to evaluate different library compositions, a set of benchmark has been mapped with six different combinations of mapping tools and associated libraries. The obtained results show that a simple library composed of just three cells - either NAND2, NOR2 and inverters or NAND, NAND3 and inverters - performs very well in terms of transistor count. NAND gates are usually preferred options for ratioed PMOS-only design styles. Using a more complex cell library can produce reductions of around 25% in terms of transistor count, but produce increases of around 23% as well.
引用
收藏
页数:6
相关论文
共 12 条
  • [1] Development of Digital Application Specific Printed Electronics Circuits: From Specification to Final Prototypes
    Llamas, Manuel
    Mashayekhi, Mohammad
    Alcalde, Ana
    Carrabina, Jordi
    Pallarès, Jofre
    Vila, Francesc
    Conde, Adrià
    Terés, Lluís
    Journal of Display Technology, 2015, 11 (08): : 652 - 657
  • [2] A Printed Camouflaged Cell Against Reverse Engineering of Printed Electronics Circuits
    Erozan, Ahmet Turan
    Weller, Dennis D.
    Feng, Yijing
    Marques, Gabriel Cadilha
    Aghassi-Hagmann, Jasmin
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (11) : 2448 - 2458
  • [3] Variation-Tolerant Digital Circuit Design for Printed/Flexible Electronics
    Chang, Joseph
    Ge, Tong
    Lin, Tong
    2020 IEEE INTERNATIONAL CONFERENCE ON FLEXIBLE AND PRINTABLE SENSORS AND SYSTEMS (IEEE FLEPS 2020), 2020,
  • [4] A Circuits and Systems Perspective of Organic/Printed Electronics: Review, Challenges, and Contemporary and Emerging Design Approaches
    Chang, Joseph S.
    Facchetti, Antonio F.
    Reuss, Robert
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2017, 7 (01) : 7 - 26
  • [5] Design of CMOS integrated circuits for radiation hardening and its application to space electronics
    Deval, Yann
    Lapuyade, Herve
    Rivet, Francois
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [6] The design challenge in printing devices and circuits: Influence of the orientation of print patterns in inkjet-printed electronics
    Sowade, Enrico
    Polomoshnov, Maxim
    Baumann, Reinhard R.
    ORGANIC ELECTRONICS, 2016, 37 : 428 - 438
  • [7] Fixed-Time Neurodynamic Optimization Algorithms and Application to Circuits Design
    Ju, Xingxing
    Yuan, Shuang
    Yang, Xinsong
    Shi, Peng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (05) : 2171 - 2181
  • [8] Evaluation of Aerosol, Superfine Inkjet, and Photolithography Printing Techniques for Metallization of Application Specific Printed Electronic Circuits
    Mashayekhi, Mohammad
    Winchester, Lee
    Evans, Louise
    Pease, Tim
    Laurila, Mika-Matti
    Mantysalo, Matti
    Ogier, Simon
    Teres, Lluis
    Carrabina, Jordi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1246 - 1253
  • [9] Field Programmable Gate Arrays and Application Specific Integrated Circuits Implementation of COordinate Rotation Digital Computer Using Wave-Pipelined Circuits
    Paramasivam, Rengaprabhu
    Adhinarayanan, Venkatasubramanian
    Gopalakrishnan, Seetharaman
    ADVANCED SCIENCE LETTERS, 2014, 20 (10-12) : 2234 - 2238
  • [10] An Ultra-Low Power 65-nm Standard Cell Library for Near/Sub-Threshold Digital Circuits
    Chen, Yuting
    Nie, Yuxuan
    Jiao, Hailong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (05) : 676 - 680