Design constraints for third-order PLL nodes in master-slave clock distribution networks

被引:6
|
作者
Bueno, A. M. [1 ]
Rigon, A. G. [1 ]
Ferreira, A. A. [1 ]
Piqueira, Jose R. C. [1 ]
机构
[1] Univ Sao Paulo, Escola Politecn, Dept Engn Telecomunicacoes & Controle, BR-05508900 Sao Paulo, Brazil
关键词
Phase-locked loop; Second-order filter; Synchronization; Stability; OPERATION; JITTER;
D O I
10.1016/j.cnsns.2009.09.039
中图分类号
O29 [应用数学];
学科分类号
070104 ;
摘要
Clock signal distribution in telecommunication commercial systems usually adopts a master-slave architecture, with a precise time basis generator as a master and phase-locked loops (PLLs) as slaves. In the majority of the networks, second-order PLLs are adopted due to their simplicity and stability. Nevertheless, in some applications better transient responses are necessary and, consequently, greater order PLLs need to be used, in spite of the possibility of bifurcations and chaotic attractors. Here a master-slave network with third-order PLLs is analyzed and conditions for the stability of the synchronous state are derived, providing design constraints for the node parameters, in order to guarantee stability and reachability of the synchronous state for the whole network. Numerical simulations are carried out in order to confirm the analytical results. (C) 2009 Elsevier B.V. All rights reserved.
引用
收藏
页码:2565 / 2574
页数:10
相关论文
共 35 条
  • [1] Models for master-slave clock distribution networks with third-order phase-locked loops
    Castilho Piqueira, Jose Roberto
    Freschi, Marcela de Carvalho
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2007, 2007
  • [2] Comparing lock-in ranges and transient responses of second- and third-order phase-locked loops in master-slave clock distribution networks
    Piqueira, Jose R. C.
    Freschi, Marcela de Carvalho
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2008, 62 (06) : 459 - 463
  • [3] Clock Drift Compensation for Master-Slave Clock Synchronization in EtherCAT Networks
    Xu, Jiqian
    Fang, Lijin
    Zhao, Qiankun
    Wan, Yingcai
    Gao, Yue
    Wang, Huaizhen
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2025, E108A (03) : 566 - 570
  • [4] Double-frequency jitter figures in master-slave PLL networks
    Piqueira, Jose R. C.
    Caligares, Andrea Z.
    Monteiro, Luiz H. A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2007, 61 (10) : 678 - 683
  • [5] Double-frequency jitter in chain master-slave clock distribution networks: Comparing topologies
    Piqueira, JRC
    Caligares, AZ
    JOURNAL OF COMMUNICATIONS AND NETWORKS, 2006, 8 (01) : 8 - 12
  • [6] EFFECTS OF LONG-TERM CLOCK INSTABILITY ON MASTER-SLAVE NETWORKS
    CIDECIYAN, RD
    LINDSEY, WC
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1987, 35 (09) : 950 - 955
  • [7] Output synchronisation design for master-slave Boolean networks
    Li, Xian
    Tian, Hui
    Wu, Baowei
    IET CONTROL THEORY AND APPLICATIONS, 2018, 12 (14): : 1995 - 2001
  • [8] Two-way master-slave double-chain networks: Limitations imposed by linear master drift for second order PLLs as slave nodes
    Piqueira, JRC
    Castillo-Vargas, SA
    Monteiro, LHA
    IEEE COMMUNICATIONS LETTERS, 2005, 9 (09) : 829 - 831
  • [9] A Novel Method for Analysis and Design of third-order Charge Pump PLL
    Adrang, Habib
    Naeimi, Hossein Miare
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 591 - +
  • [10] State Feedback Controller Design for the Synchronization of Master-Slave Probabilistic Boolean Networks
    Tai, Yuexing
    Gu, Shuangshuang
    He, Yuqing
    Mai, Xu
    Xia, Yu
    Li, Qian
    Tian, Hui
    2022 34TH CHINESE CONTROL AND DECISION CONFERENCE, CCDC, 2022, : 187 - 192