SP-SVPWM IP Core Design for DC-to-AC Conversion

被引:0
作者
Ngalamou, Lucien [1 ]
机构
[1] Lewis Univ, Dept Engn Comp & Math Sci, Romeoville, IL 60446 USA
来源
2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2021年
关键词
SP-SVPWM; IP Core; DC-to-AC Converter; Arithmetic Algorithms; Harmonic Distortion; FPGA; IMPLEMENTATION;
D O I
10.1109/MWSCAS47672.2021.9531771
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an implementation of a singlephase space vector pulse width modulation (SP-SVPWM) IP1 Core suitable for the design of single-phase DC-to-AC converters (inverters). The SP-SVPWM generation uses a RTL2 approach to leverage the real-time implementation of the major concepts behind the IP Core. The design employs RTL-based modern arithmetic algorithms to allow a sinusoidal variation of the switching pulse which controls the power transistors of a single-phase inverter. The value of the switching period depends on the latency of the arithmetic function blocks. Preliminary results of the use of the IP core deployment in an inverter design, resulted in a less than 1% harmonic distortion.
引用
收藏
页码:490 / 493
页数:4
相关论文
共 27 条
[1]   Efficient FPGA-based real-time implementation of an SVPWM algorithm for a delta inverter [J].
Alouane, Asma ;
Ben Rhouma, Asma ;
Hamouda, Mahmoud ;
Khedher, Adel .
IET POWER ELECTRONICS, 2018, 11 (09) :1611-1619
[2]  
[Anonymous], 2018, Power Electronics Handbook
[3]   A new microcontroller-based technique for generating variable voltage/frequency sinusoidal PWM signals [J].
Antonakopoulos, T ;
Makios, V .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2001, 88 (05) :615-624
[4]  
Bowes S. R, 1999, RELATIONSHIP SPACE V, V3rd
[5]  
Digilent Inc, ART S7 SPART 7 FPGA
[6]  
Ercegovac M. D., 2003, Digital Arithmetic, V1st
[7]  
Hassaine L, 2007, REV ENERGIES RENOUVE, V10, P421
[8]   HARMONIC REDUCTION IN INVERTERS BY USE OF SINUSOIDAL PULSEWIDTH MODULATION [J].
HUANG, IB ;
LIN, WS .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS AND CONTROL INSTRUMENTATION, 1980, 27 (03) :201-207
[9]   A study of deadbeat control for three phase PWM inverter using FPGA based hardware controller [J].
Ide, T ;
Yokoyama, T .
PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS, 2004, :50-53
[10]  
Ismail B, 2006, FIRST INTERNATIONAL POWER & ENERGY CONFERENCE (PECON 2006), PROCEEDINGS, P437