Composite Spintronic Accuracy-Configurable Adder for Low Power Digital Signal Processing

被引:0
|
作者
Angizi, Shaahin [1 ]
He, Zhezhi [1 ]
DeMara, Ronald F. [1 ]
Fan, Deliang [1 ]
机构
[1] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32816 USA
来源
PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED) | 2017年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate Computing as a promising approach in Digital Signal Processing applications has been extensively analyzed to trade off limited accuracy loss for improvements in other circuit metrics, such as area, power, and speed. Most previous works on approximate circuit design have hardwired the degree of approximation in their implementations. This significantly limits their applicability, since inherent resilience varies significantly within applications. To address this limitation, in this paper, we propose a compact and energy efficient accuracy-configurable adder design based on a composite spintronic device structure consisting of magnetic domain wall motion stripe and magnetic tunnel junction. By leveraging the intrinsic current-mode thresholding operation of the spintronic device, we initially propose a hybrid Spin-CMOS majority gate and then we employ it to design an accuracy-configurable full adder cell. The proposed adder is equipped with a control knob to regulate energy-efficiency and the output quality trade-offs by modulating the circuit into two distinct operation modes (approximation and precision) to obtain acceptable output quality and reduced power consumption. The device-circuit SPICE simulations show 34.58% and 66% improvement in power consumption for precision and approximation modes, respectively, over recently reported Domain Wall Motion-based full adder design. The area-efficient accuracy-configurable adder also exhibits 19% improvement in circuit complexity over state-of-the-art CMOS FA design. We demonstrate the efficacy of our proposed adder in discrete cosine transform computation for a digital image processing architecture.
引用
收藏
页码:391 / 396
页数:6
相关论文
共 50 条
  • [41] Low Power Digital Signal Processing Scheme via Stochastic Logic Protection
    Chen, Jienan
    Hu, Jianhao
    Li, Shuyang
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [42] A new method for low-power digital signal processing block design
    QI Yue
    Wei Bin
    Wang Qin
    Zhao Hongzhi
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 6376 - 6379
  • [43] Nano Spiral Inductors for Low-Power Digital Spintronic Circuits
    Kulkarni, Jaydeep P.
    Augustine, Charles
    Jung, Byunghoo
    Roy, Kaushik
    IEEE TRANSACTIONS ON MAGNETICS, 2010, 46 (06) : 1898 - 1901
  • [44] Low Power Robust Signal Processing
    Papirla, Veera
    Jain, Aarul
    Chakrabarti, Chaitali
    ISLPED 09, 2009, : 303 - 306
  • [45] Implementation of Spurious Power Supression Technique (SPST) Adder for Signal Processing and Communication
    Gomathi, S.
    Sasikala, S.
    Chitra, M.
    Ramya, S.
    Nandhini, M.
    Pratheep
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 39 - 44
  • [46] Signal processing for low SNR digital communications
    Marino, CS
    Chau, PM
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1007 - 1011
  • [47] Optimal digital low-pass differentiator for power quality disturbances signal processing
    Wang, Zhi-Qun
    Zhu, Shou-Zhen
    Zhou, Shuang-Xi
    Power System Technology, 2004, 28 (16) : 7 - 13
  • [48] Reliable low-power digital signal processing via reduced precision redundancy
    Shim, BY
    Sridhara, SR
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 497 - 510
  • [49] A novel reconfigurable architecture of low-power unsigned multiplier for digital signal processing
    Quan, S
    Qiang, Q
    Wey, CL
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3327 - 3330
  • [50] 64-bit reconfigurable adder for low power media processing
    Perri, S
    Corsonello, P
    Cocorullo, G
    ELECTRONICS LETTERS, 2002, 38 (09) : 397 - 399