A novel deep gate power MOSFET in partial SOI technology for achieving high breakdown voltage and low lattice temperature

被引:13
作者
Gavoshani, Amir [1 ]
Orouji, Ali A. [1 ]
机构
[1] Semnan Univ, Elect & Comp Engn Dept, Semnan, Iran
关键词
Index terms-LDMOS; Partial SOI; Breakdown voltage; Deep gate; Lattice temperature; Specific on-resistance; Power MOSFET; FIELD-EFFECT TRANSISTORS; ELECTRIC-FIELD; LDMOSFET; IMPROVE; REGION; FIGURE; DEVICE; TRENCH; OXIDE;
D O I
10.1007/s10825-021-01724-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a novel deep gate lateral double diffused metal-oxide-semiconductor (LDMOS) field-effect transistor in partial silicon-on-insulator (PSOI) technology for achieving high breakdown voltage and reduced power dissipation. In the proposed device, an N+ well is inserted in the buried oxide under the drain region. By optimizing the N+ well and the lateral distance between the buried oxide and the left side of the device, the electric field is modified. Therefore, the breakdown voltage improves. Also, the PSOI technology used in the proposed structure has a significant effect on reducing the lattice temperature. Our simulation results show that the proposed structure improves the breakdown voltage by about 67.5% and reduces the specific on-resistance by about 20% in comparison with a conventional LDMOS.
引用
收藏
页码:1513 / 1519
页数:7
相关论文
共 27 条
[21]   A New Partial-SOI LDMOSFET With Modified Electric Field for Breakdown Voltage Improvement [J].
Orouji, Ali A. ;
Sharbati, Samaneh ;
Fathipour, Morteza .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (03) :449-453
[22]   A novel technique at LDMOSs to improve the figure of merit [J].
Pak, Amin ;
Orouji, Ali A. .
SUPERLATTICES AND MICROSTRUCTURES, 2016, 93 :11-17
[23]   Channel Length Optimization for Planar LDMOS Field-Effect Transistors for Low-Voltage Power Applications [J].
Saadat, Ali ;
van de Put, Maarten L. ;
Edwards, Hal ;
Vandenberghe, William G. .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 :711-715
[24]   Improvement the Breakdown Voltage and the On-resistance in the LDMOSFET: Double Buried Metal Layers Structure [J].
Shokouhi Shoormasti, Ali ;
Abbasi, Abdollah ;
Orouji, Ali A. .
SILICON, 2021, 13 (07) :2157-2164
[25]   High figure-of-merit SOI power LDMOS for power integrated circuits [J].
Singh, Yashvir ;
Rawat, Rahul Singh .
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2015, 18 (02) :141-149
[26]   Reduction in Self-Heating Effect of SOI MOSFETs by Three Vertical 4H-SiC Layers in the BOX [J].
Tahne, Behrooz Abdi ;
Naderi, Ali ;
Heirani, Fatemeh .
SILICON, 2020, 12 (04) :975-986
[27]   RESURF n-LDMOS Transistor for Advanced Integrated Circuits in 4H-SiC [J].
Weisse, J. ;
Matthus, C. ;
Schlichting, H. ;
Mitlehner, H. ;
Erlbacher, T. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) :3278-3284