A novel deep gate power MOSFET in partial SOI technology for achieving high breakdown voltage and low lattice temperature

被引:13
作者
Gavoshani, Amir [1 ]
Orouji, Ali A. [1 ]
机构
[1] Semnan Univ, Elect & Comp Engn Dept, Semnan, Iran
关键词
Index terms-LDMOS; Partial SOI; Breakdown voltage; Deep gate; Lattice temperature; Specific on-resistance; Power MOSFET; FIELD-EFFECT TRANSISTORS; ELECTRIC-FIELD; LDMOSFET; IMPROVE; REGION; FIGURE; DEVICE; TRENCH; OXIDE;
D O I
10.1007/s10825-021-01724-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a novel deep gate lateral double diffused metal-oxide-semiconductor (LDMOS) field-effect transistor in partial silicon-on-insulator (PSOI) technology for achieving high breakdown voltage and reduced power dissipation. In the proposed device, an N+ well is inserted in the buried oxide under the drain region. By optimizing the N+ well and the lateral distance between the buried oxide and the left side of the device, the electric field is modified. Therefore, the breakdown voltage improves. Also, the PSOI technology used in the proposed structure has a significant effect on reducing the lattice temperature. Our simulation results show that the proposed structure improves the breakdown voltage by about 67.5% and reduces the specific on-resistance by about 20% in comparison with a conventional LDMOS.
引用
收藏
页码:1513 / 1519
页数:7
相关论文
共 27 条
[1]  
[Anonymous], 2012, DEVICE SIMULATOR ATL
[2]   An impressive structure containing triple trenches for RF power performance (TT-SOI-MESFET) [J].
Anvarifard, Mohammad K. .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (01) :230-237
[3]   Creation of a new high voltage device with capable of enhancing driving current and breakdown voltage [J].
Anvarifard, Mohammad K. .
MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2017, 60 :60-65
[4]   Symmetrical SOI MESFET with a dual cavity region (DCR-SOI MESFET) to promote high-voltage and radio-frequency performances [J].
Anvarifard, Mohammad K. .
SUPERLATTICES AND MICROSTRUCTURES, 2016, 98 :492-503
[5]  
Appels J A., 1979, INT EL DEV M, P238, DOI [10.1109/IEDM.1979.18958946, DOI 10.1109/IEDM.1979.189589, 10.1109/IEDM.1979.189589]
[6]   Silicon on insulator technologies and devices: from present to future [J].
Cristoloveanu, S .
SOLID-STATE ELECTRONICS, 2001, 45 (08) :1403-1411
[7]   Novel LDMOS Optimizing Lateral and Vertical Electric Field to Improve Breakdown Voltage by Multi-Ring Technology [J].
Dong, Ziming ;
Duan, Baoxing ;
Fu, Chao ;
Guo, Haijun ;
Cao, Zhen ;
Yang, Yintang .
IEEE ELECTRON DEVICE LETTERS, 2018, 39 (09) :1358-1361
[8]  
Erlbacher Tobias., 2014, Lateral Power Transistors in Integrated Circuits, V1st, DOI DOI 10.1007/978-3-319-00500-3
[9]   A Novel Deep Gate LDMOS Structure Using Double P-Trench to Improve the Breakdown Voltage and the On-State Resistance [J].
Gavoshani, Amir ;
Orouji, Ali A. ;
Abbasi, Abdollah .
SILICON, 2022, 14 (02) :597-602
[10]   Optimum design for minimum on-resistance of low voltage trench power MOSFET [J].
Hong, JH ;
Chung, SK ;
Choi, YI .
MICROELECTRONICS JOURNAL, 2004, 35 (03) :287-289