A VHDL-Based Modeling Approach for Rapid Functional Simulation and Verification of Adiabatic Circuits

被引:1
作者
Maheshwari, Sachin [1 ]
Bartlett, Viv A. [2 ]
Kale, Izzet [2 ]
机构
[1] Univ Southampton, Zepler Inst, Ctr Elect Frontiers, Southampton SO17 1BJ, Hants, England
[2] Univ Westminster, Sch Comp Sci & Engn, London W1W6UW, England
关键词
Adiabatic circuits; modeling; power-clock; timing verification; VHDL;
D O I
10.1109/TCAD.2020.3022334
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Adiabatic logic is an energy-efficient technique, however, the time required in the design, validation, and debugging increases manifold for large-scale adiabatic system designs. In this endeavor, we present a hardware description language (HDL)-based modeling approach for 4-phase adiabatic logic design. The paper highlights the drawbacks of the existing approaches and proposes a new approach that captures the timing errors and detects the circuit's invalid operation due to mutually exclusive inputs being violated. We develop a model library containing the function of the four periods used in the trapezoidal power-clock and the adiabatic logic gates. The validation and verification of the proposed approach were done on the ISO-14443 standard benchmark circuit, a 16-bit cyclic redundancy check (CRC) circuit. The system modeled using HDL shows the timing agreement with the transistor-level SPICE simulations. The novel use of the four periods of a power-clock improves the robustness and reliability for the design and verification of large adiabatic systems.
引用
收藏
页码:1721 / 1725
页数:5
相关论文
共 14 条
[1]  
[Anonymous], 2001, 144433 ISO IEC 144433 ISO IEC
[2]  
Athas W. C., 1994, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V2, P398, DOI 10.1109/92.335009
[3]   LOGICAL REVERSIBILITY OF COMPUTATION [J].
BENNETT, CH .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1973, 17 (06) :525-532
[4]   Modelling, simulation and verification of 4-phase adiabatic logic design: A VHDL-Based approach [J].
Maheshwari, Sachin ;
Bartlett, V. A. ;
Kale, Izzet .
INTEGRATION-THE VLSI JOURNAL, 2019, 67 :144-154
[5]  
Maheshwari S, 2018, INT WORKS POW TIM, P111, DOI 10.1109/PATMOS.2018.8464140
[6]   Energy efficient implementation of multi-phase quasi-adiabatic Cyclic Redundancy Check in near field communication [J].
Maheshwari, Sachin ;
Bartlett, V. A. ;
Kale, Izzet .
INTEGRATION-THE VLSI JOURNAL, 2018, 62 :341-352
[7]   An efficient charge recovery logic circuit [J].
Moon, Y ;
Jeong, DK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) :514-522
[8]  
Singh Raghav Himadri, 2016, 2016 12 C PH D RES M, P1
[9]  
Teichmann P, 2012, SPR SER ADV MICROELE, V34, P1, DOI 10.1007/978-94-007-2345-0
[10]  
Varga L., 2006, IEEE T, P390