Novel approach to reduce source/drain series and contact resistance in high-performance UTSOI CMOS devices using selective electrodeless CoWP or CoB process

被引:4
作者
Pan, James [1 ]
Topol, Anna
Shao, Ingrid
Sung, Chun-Yung
Lacoponi, John
Lin, Ming-Ren
机构
[1] Adv Micro Devices Inc, IBM Alliance, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
CMOS; CoB; CoWP; electrodeless (E-less); fully depleted silicon-on-ihsulator (FDSOI); raised source/drain (RSD); selective metal deposition; ultrathin silicon-on-insulator (UTSOI);
D O I
10.1109/LED.2007.900865
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter reports a selective metal deposition process using an electrodeless technique for MOSFETs fabricated in an ultrathin silicon-on-insulator (UTSOI) substrate. A layer of metal (CoWP or CoB) is formed on the source and drain nickel and cobalt silicides without depositing on the dielectric spacers. Leakage current information, which is an indication of selectivity of the process, is presented in this letter. The shortest channel length of the UTSOI NMOSFETs is 20 nn, and the SOI thickness is 10 nm. The data show that excellent selectivity is achieved without increasing the leakage current of the transistors.
引用
收藏
页码:691 / 693
页数:3
相关论文
共 7 条
[1]   Fully depleted CMOS/SOI device design guidelines for low-power applications [J].
Banna, SR ;
Chan, PCH ;
Chan, MS ;
Fung, SKH ;
Ko, PK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) :754-761
[2]   Impact of scaling silicon film thickness on hot carrier effects in thin film fully depleted SOI mosfets [J].
Banna, SR ;
Chan, PCH ;
Chan, M ;
Ko, PK .
1996 54TH ANNUAL DEVICE RESEARCH CONFERENCE DIGEST, 1996, :112-113
[3]  
Doris B., 2003, IEEE International Electron Devices Meeting 2003, p27.3.1, DOI 10.1109/IEDM.2003.1269360
[4]  
KIM SS, 2000, P IEEE INT SOI C OCT, P74
[5]   10nm-gate-length transistors on ultra-thin SOI film : process realization and design optimisation [J].
Lolivier, J ;
Vinet, M ;
Poiroux, T ;
Previtali, B ;
Chevolleau, T ;
Hartmann, JM ;
Papon, AM ;
Truche, R .
2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, :17-18
[6]  
PAN J, 2006, VLSI S TECH DIG JUN, P184
[7]  
YIN C, 2001, IEDM, P89