An 84-dB-SNDR Low-OSR Fourth-Order Noise-Shaping SAR With an FIA-Assisted EF-CRFF Structure and Noise-Mitigated Push-Pull Buffer-in-Loop Technique

被引:10
作者
Xie, Tian [1 ]
Wang, Tzu-Han [1 ]
Liu, Zhe [1 ]
Li, Shaolan [1 ]
机构
[1] Georgia Inst Technol GT, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
Delta Sigma modulator; buffer-in-loop (BIL); floating inverter amplifier; noise cancellation; noise shaping; successive approximation register (SAR) analog-to-digital converter (ADC); DB SNDR; ADC; SFDR; GAIN; BW;
D O I
10.1109/JSSC.2022.3199241
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To design a low-oversampled high-resolution noise-shaping successive approximation register (NS-SAR) analog-to-digital converters (ADCs), two main bottlenecks need to be addressed. One is to implement high-order optimized NS with simple and low-power hardware that maximally preserves a SAR's efficient nature, and the other is to alleviate the sampling noise and input driving burden. This article presents a fourth-order NS-SAR ADC that synergistically addresses both challenges. It proposes an innovative error feedback-cascaded resonator feed-forward (EF-CRFF) structure and a noise-mitigated buffer-in-loop (BIL) technique. The former balances the robustness and energy efficiency by combining the merits of EF and CRFF structures, while the latter ensures the ADC to be low noise and easy-to-drive simultaneously. Prototyped in 65-nm CMOS technology, this work achieves 84.1-dB signal-to-noise-distortion ratio (SNDR) with 500-kHz bandwidth (BW) under a small OSR of 5. The prototype consumes 133.8-mu W power under 1.2-V supply (including the power of in-loop buffer under 2-V supply), leading to a 180-dB Schreier figure of merit (FoM).
引用
收藏
页码:3804 / 3815
页数:12
相关论文
共 29 条
[11]   A 14 b 35 MS/s SAR ADC Achieving 75 dB SNDR and 99 dB SFDR With Loop-Embedded Input Buffer in 40 nm CMOS [J].
Kramer, Martin J. ;
Janssen, Erwin ;
Doris, Kostas ;
Murmann, Boris .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) :2891-2900
[12]   A 13-ENOB Second-Order Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using the Error-Feedback Structure [J].
Li, Shaolan ;
Qiao, Bo ;
Gandara, Miguel ;
Pan, David Z. ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) :3484-3496
[13]  
Liu CC, 2017, ISSCC DIG TECH PAP I, P466, DOI 10.1109/ISSCC.2017.7870463
[14]   A 90-dB-SNDR Calibration-Free Fully Passive Noise-Shaping SAR ADC With 4x Passive Gain and Second-Order DAC Mismatch Error Shaping [J].
Liu, Jiaxin ;
Wang, Xing ;
Gao, Zijie ;
Zhan, Mingtao ;
Tang, Xiyuan ;
Hsu, Chen-Kai ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (11) :3412-3423
[15]   A 13-bit 0.005-mm2 40-MS/s SAR ADC With kT/C Noise Cancellation [J].
Liu, Jiaxin ;
Tang, Xiyuan ;
Zhao, Wenda ;
Shen, Linxiao ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) :3260-3270
[16]   An Overview of Noise-Shaping SAR ADC: From Fundamentals to the Frontier [J].
Jie, Lu ;
Tang, Xiyuan ;
Liu, Jiaxin ;
Shen, Linxiao ;
Li, Shaolan ;
Sun, Nan ;
Flynn, Michael P. .
IEEE Open Journal of the Solid-State Circuits Society, 2021, 1 :149-161
[17]   A 97.99 dB SNDR, 2 kHz BW, 37.1 μW Noise-Shaping SAR ADC with Dynamic Element Matching and Modulation Dither Effect [J].
Obata, Koji ;
Matsukawa, Kazuo ;
Miki, Takuji ;
Tsukamoto, Yusuke ;
Sushihara, Koji .
2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
[18]  
Pavan S., 2017, Understanding DeltaSigma Data Converters, P83
[19]   A Single-Supply CDAC-Based Buffer-Embedding SAR ADC With Skip-Reset Scheme Having Inherent Chopping Capability [J].
Seo, Min-Jae ;
Jin, Dong-Hwan ;
Kim, Ye-Dam ;
Kim, Jong-Pal ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (10) :2660-2669
[20]   An Oversampling SAR ADC With DAC Mismatch Error Shaping Achieving 105 dB SFDR and 101 dB SNDR Over 1 kHz BW in 55 nm CMOS [J].
Shu, Yun-Shiang ;
Kuo, Liang-Ting ;
Lo, Tien-Yu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) :2928-2940