DC and low a frequency noise analysis of p channel gate all around vertically stacked silicon nanosheets

被引:2
作者
Cretu, B. [1 ]
Veloso, A. [2 ]
Simoen, E. [2 ,3 ]
机构
[1] Normandie Univ, UNICAEN, ENSICAEN, CNRS,GREYC, F-14000 Caen, France
[2] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
[3] Univ Ghent, Solid State Phys Dept, B-9000 Ghent, Belgium
关键词
ELECTRICAL NOISE; 1/F NOISE; EXTRACTION; MOSFETS;
D O I
10.1016/j.sse.2022.108360
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
DC and low frequency noise measurements are performed in p-channel gate all around (GAA) vertically stacked silicon nanosheets (NS) at room temperature. The key DC parameters such as threshold voltage, low field mobility, access resistance and subthreshold swing are estimated. Preliminary low frequency noise studies reveal that the 1/f noise may be explained in weak to moderate inversion by the carrier number fluctuation mechanism, while in strong inversion the access resistance noise prevails.
引用
收藏
页数:4
相关论文
共 16 条
[1]  
[Anonymous], US
[2]   Low frequency noise analysis on Si/SiGe superlattice I/O n-channel FinFETs [J].
Boudier, D. ;
Cretu, B. ;
Simoen, E. ;
Hellings, G. ;
Schram, T. ;
Mertens, H. ;
Linten, D. .
SOLID-STATE ELECTRONICS, 2020, 168
[3]   Low frequency noise assessment in n- and p-channel sub-10 nm triple-gate FinFETs: Part I: Theory and methodology [J].
Boudier, D. ;
Cretu, B. ;
Simoen, E. ;
Carin, R. ;
Veloso, A. ;
Collaert, N. ;
Thean, A. .
SOLID-STATE ELECTRONICS, 2017, 128 :102-108
[4]  
Cretu B, 2021 JOINT INT EUROS, DOI [10.1109/EuroSOIULIS53016.2021.9560692, DOI 10.1109/EUROSOIULIS53016.2021.9560692]
[5]   Low-Frequency Noise in Vertically Stacked Si n-Channel Nanosheet FETs [J].
de Oliveira, Alberto V. ;
Veloso, Anabela ;
Claeys, Cor ;
Horiguchi, Naoto ;
Simoen, Eddy .
IEEE ELECTRON DEVICE LETTERS, 2020, 41 (03) :317-320
[6]   Electrical noise and RTS fluctuations in advanced CMOS devices [J].
Ghibaudo, G ;
Boutchacha, T .
MICROELECTRONICS RELIABILITY, 2002, 42 (4-5) :573-582
[7]   NEW METHOD FOR THE EXTRACTION OF MOSFET PARAMETERS [J].
GHIBAUDO, G .
ELECTRONICS LETTERS, 1988, 24 (09) :543-545
[8]   Critical MOSFETs operation for low voltage low power IC's: Ideal characteristics, parameter extraction, electrical noise and RTS fluctuations [J].
Ghibaudo, G .
MICROELECTRONIC ENGINEERING, 1997, 39 (1-4) :31-57
[9]   IMPROVED ANALYSIS OF LOW-FREQUENCY NOISE IN FIELD-EFFECT MOS-TRANSISTORS [J].
GHIBAUDO, G ;
ROUX, O ;
NGUYENDUC, C ;
BALESTRA, F ;
BRINI, J .
PHYSICA STATUS SOLIDI A-APPLIED RESEARCH, 1991, 124 (02) :571-581
[10]   Low-frequency noise assessment of silicon passivated Ge pMOSFETs with TiN/TaN/HfO2 gate stack [J].
Guo, W. ;
Nicholas, G. ;
Kaczer, B. ;
Todi, R. M. ;
De Jaeger, B. ;
Claeys, C. ;
Mercha, A. ;
Simoen, E. ;
Cretu, B. ;
Routoure, J. -M. ;
Carin, R. .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (04) :288-291