Hardware Implementation of Spiking Neural Network Classifiers based on Backpropagation-based Learning Algorithms

被引:0
作者
Nuno-Maganda, Marco Aurelio [1 ]
Arias-Estrada, Miguel [1 ]
Torres-Huitzil, Cesar [2 ]
Girau, Bernard [3 ]
机构
[1] INAOE, Dept Comp Sci, Puebla, Mexico
[2] Polytecn Univ Victoria, Dept Informat Technol, Ciudad Victoria, Tamaulipas, Mexico
[3] INRIA, LORIA, CORTEX TEAM, Vandoeuvre Les Nancy, France
来源
IJCNN: 2009 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1- 6 | 2009年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Spiking Neural Networks (SNNs) have become an important research theme due to new discoveries and advances in neurophysiology, which states that information among neurons is interchanged via pulses or spikes. FPGAs are widely used for implementing high performance digital hardware systems, due to its flexibility and because they are suitable for the implementation of systems with high degree of parallelism. FPGAs have become an important tool because fine grain digital elements useful for efficient hardware implementation of SNNs are provided, making FPGA device suitable for implementing SNNs. Several attempts for implementing efficient classifiers in hardware have been done, but most of them fail because the processing elements are costly in terms of hardware resource utilization. SNNs are less hardware greedy, and the nature of the pulsed processing is well suited to the digital processing blocks of the FPGA devices. In this work, a hardware architecture for implementing both recall and learning phases required for Multi layer Feed Forward SNNs is proposed. Results and performance statics are provided.
引用
收藏
页码:2318 / +
页数:3
相关论文
共 11 条
[1]  
[Anonymous], ICANN 97
[2]  
BENJAMIN S, 2006, P 2006 INT JOINT C N, P3463
[3]  
BENJAMIN S, 2004, P INT JOINT C NEUR N, P471
[4]  
Bobda Christophe., 2007, Introduction to reconfigurable computing: architectures, algorithms, and applications
[5]   Error-backpropagation in temporally encoded networks of spiking neurons [J].
Bohte, SM ;
Kok, JN ;
La Poutré, H .
NEUROCOMPUTING, 2002, 48 :17-37
[6]  
Gerstner W., 2002, SPIKING NEURON MODEL
[7]  
JOHNSTON S, 2005, ICANN, P269
[8]   Networks of spiking neurons: The third generation of neural network models [J].
Maass, W .
NEURAL NETWORKS, 1997, 10 (09) :1659-1671
[9]  
Maass W, 1999, Pulsed Neural Networks
[10]  
MCKENNOCH DLS, 2006, IEEE WORLD C COMP IN