IPC-driven energy reduction for low-power design

被引:0
作者
Xin, Xia Xiao [1 ]
Tiow, Tay Teng [1 ]
机构
[1] Natl Univ Singapore, Dept ECE, Singapore, Singapore
来源
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy consumption is one of the most important design constraints for modern microprocessors, and designers have proposed many energy-saving techniques. This paper describes an interval-based identification and prediction mechanism for microprocessors energy reduction. Our mechanism employs a statistical sampling method during current interval run to identify its performance activity level in term of IPC (Instruction per Cycle) values and predict the future interval that could make contributions to processor runtime energy reduction by dynamically scaling the microprocessor voltage and frequency accordingly. In simulation, our approach achieves energy savings by an average of 29% with minor performance degradation, compared to a processor running at a fixed voltage and speed.
引用
收藏
页码:3646 / +
页数:2
相关论文
共 50 条
[41]   Design of a low-power wireless camera [J].
Chandrakasan, A ;
Goodman, J ;
Kao, J ;
Rabiner, W ;
Simon, T .
IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '98 - SYSTEM LEVEL DESIGN, PROCEEDINGS, 1998, :24-27
[42]   Design ASNoC for Low-Power SoCs [J].
Xu, Jiang ;
Zhang, Wei ;
Mo, Kwai Hung ;
Shao, Zili .
ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, :117-+
[43]   Low-power design for embedded processors [J].
Moyer, B .
PROCEEDINGS OF THE IEEE, 2001, 89 (11) :1576-1587
[44]   TRENDS IN LOW-POWER DEVICE DESIGN [J].
IIDA, Y .
NEC RESEARCH & DEVELOPMENT, 1995, 36 (01) :103-104
[45]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[46]   Low-power considerations in the design of bluetooth [J].
Mattisson, S .
ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, :151-154
[47]   Design of low-power multiplexers for FPGA [J].
Li, Liewen ;
Gui, Weihua ;
Yang, Chunhua ;
Hu, Xiaolong .
Zhongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Central South University (Science and Technology), 2014, 45 (05) :1496-1502
[48]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) :371-382
[49]   DESIGN AND IMPLEMENTATION OF A LOW-POWER WORKSTATION [J].
Bai, Ying-Wen ;
Tsai, Chun-Yang .
2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, :534-539
[50]   Low-power design and temperature management [J].
Skadron, Kevin ;
Bose, Pradip ;
Ghose, Kanad ;
Sendag, Resit ;
Yi, Joshua J. ;
Chiou, Derek .
IEEE MICRO, 2007, 27 (06) :46-57