IPC-driven energy reduction for low-power design

被引:0
作者
Xin, Xia Xiao [1 ]
Tiow, Tay Teng [1 ]
机构
[1] Natl Univ Singapore, Dept ECE, Singapore, Singapore
来源
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy consumption is one of the most important design constraints for modern microprocessors, and designers have proposed many energy-saving techniques. This paper describes an interval-based identification and prediction mechanism for microprocessors energy reduction. Our mechanism employs a statistical sampling method during current interval run to identify its performance activity level in term of IPC (Instruction per Cycle) values and predict the future interval that could make contributions to processor runtime energy reduction by dynamically scaling the microprocessor voltage and frequency accordingly. In simulation, our approach achieves energy savings by an average of 29% with minor performance degradation, compared to a processor running at a fixed voltage and speed.
引用
收藏
页码:3646 / +
页数:2
相关论文
共 50 条
[21]   Design and Manufacture of Energy-Recycling Pads for Low-Power Chips [J].
Zhang, Weiqiang ;
Su, Li ;
Wang, Jun ;
Liu, Binbin ;
Hu, Jianping .
COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 460-461 :467-472
[22]   On the design of low-voltage low-power bulk-driven CMOS Current Conveyors [J].
Khateb, Ahmad ;
Biolek, Dalibor ;
Novacek, Kamil .
2006 29TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY, 2006, :168-+
[23]   Improved Switching Energy Reduction Approach in Low-Power SAR ADC for Bioelectronics [J].
Tong, Xingyuan ;
Sun, Tiantian .
VLSI DESIGN, 2016, 2016
[24]   Design of a low-power VLSI macrocell for nonlinear adaptive video noise reduction [J].
Saponara, S ;
Fanucci, L ;
Terreni, P .
EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2004, 2004 (12) :1921-1930
[25]   Design of a Low-Power VLSI Macrocell for Nonlinear Adaptive Video Noise Reduction [J].
Sergio Saponara ;
Luca Fanucci ;
Pierangelo Terreni .
EURASIP Journal on Advances in Signal Processing, 2004
[26]   Energy harvesting with low-power electronics [J].
Jannson, Tomasz ;
Forrester, Thomas ;
Degrood, Kevin ;
Gans, Eric ;
Lee, Kang ;
Nguyen, Kathy ;
Walter, Kevin ;
Kostrzewski, Andrew .
SENSORS, AND COMMAND, CONTROL, COMMUNICATIONS, AND INTELLIGENCE (C3I) TECHNOLOGIES FOR HOMELAND SECURITY AND HOMELAND DEFENSE IX, 2010, 7666
[27]   LOW-POWER THERMAL ENERGY CONVERTER [J].
MORACCHIOLI, R ;
CACHARD, MD .
BULLETIN D INFORMATIONS SCIENTIFIQUES ET TECHNIQUES DU COMMISSARIAT A L ENERGIE ATOMIQUE, 1973, (177) :33-43
[28]   Energy model for low-power cluster [J].
Florez, Edson ;
Barrios, Carlos J. ;
Emeras, Joseph ;
Pecero, Johnatan E. .
2017 17TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON CLUSTER, CLOUD AND GRID COMPUTING (CCGRID), 2017, :1009-1016
[29]   Design methodology of low-power microprocessors [J].
Hattori, T .
ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, :390-393
[30]   Low-power design by hazard filtering [J].
Agrawal, VD .
TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, :193-197