500-MS/s 5-bit ADC in 65-nm CMOS with split capacitor array DAC

被引:280
作者
Ginsburg, Brian P. [1 ]
Chandrakasan, Anantha P. [1 ]
机构
[1] MIT, Cambridge, MA 02139 USA
关键词
ADC; analog-to-digital conversion; deep-submicron CMOS; successive approximation register; ultra-wideband radio; SUCCESSIVE APPROXIMATION ADC; FLASH-ADC; POWER; 10-B;
D O I
10.1109/JSSC.2007.892169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 500-MS/s 5-bit ADC for UWB applications has been fabricated in a 65-mn CMOS technology using no analog-specific processing options. The time-interleaved successive approximation register (SAR) architecture has been chosen due to its simplicity versus flash and its amenability to scaled technologies versus pipelined, which relies on operational amplifiers. Six time-interleaved channels are used, sharing a single clock operating at the composite sampling rate. Each channel has a split capacitor array that reduces switching energy, increases speed, and has similar INL and decreased DNL, as compared to a conventional binary-weighted array. A variable delay line adjusts the instant of latch strobing to reduce preamplifier currents. The ADC achieves Nyquist performance, with an SNDR of 27.8 and 26.1 dB for 3.3 and 239 MHz inputs, respectively. The total active area is 0.9 mm(2), and the ADC consumes 6 mW from a 1.2-V supply.
引用
收藏
页码:739 / 747
页数:9
相关论文
共 32 条
[1]   Capacity limits and matching properties of integrated capacitors [J].
Aparicio, R ;
Hajimiri, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) :384-393
[2]  
BATRA A, 80215 IEEE
[3]   A HIGH-PERFORMANCE LOW-POWER CMOS CHANNEL FILTER [J].
BLACK, WC ;
ALLSTOT, DJ ;
REED, RA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :929-938
[4]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[5]   A 6b 600MHz 10mW ADC array in digital 90nm CMOS [J].
Draxelmayr, D .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :264-265
[6]  
Figueiredo P.M., 2006, ISSCC DIGEST TECHNIC, P568
[7]  
FISHER RF, P802150401137R3 IEEE
[8]  
Geelen G., 2001, ISSCC DIGEST TECHNIC, P128
[9]  
Ginsburg BP, 2005, IEEE CUST INTEGR CIR, P403
[10]   An energy-efficient charge recycling approach for a SAR converter with capacitive DAC [J].
Ginsburg, BP ;
Chandrakasan, AP .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :184-187