A design-oriented study of the nonlinear dynamics of digital bang-bang PLLs

被引:108
作者
Da Dalt, N [1 ]
机构
[1] Infineon Technol Austria, A-9500 Villach, Austria
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | 2005年 / 52卷 / 01期
关键词
bang-bang control; digital phase-locked loop (PLL); jitter; limit cycles; nonlinear systems; stability criteria;
D O I
10.1109/TCSI.2004.840089
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The use of bang-bang phase-locked loops (BBPLLs) has become increasingly common in a lot of communications systems, in particular in the area of clock and data recovery. Although most of the BBPLLs implemented up to now use analog loop filters, the binary output of the phase detector naturally lends itself to a digital implementation. In this paper, the nonlinear dynamics of first- and second-order digital BBPLLs is analyzed from a design perspective. In particular, the effects of loop delays on the PLL performances are emphasized. Conditions for the existence of orbits (limit cycles) are derived, and the timing jitter performances are evaluated. Finally, useful expressions for the design and optimization of the PLL parameters for low jitter are given.
引用
收藏
页码:21 / 31
页数:11
相关论文
共 9 条
[1]  
[Anonymous], 1998, IEEE INT SOL STAT CI
[2]   Jitter transfer analysis of tracked oversampling techniques for multigigabit clock and data recovery [J].
Choi, YD ;
Jeong, DK ;
Kim, WC .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) :775-783
[3]   Frequency granularity in digital phaselock loops [J].
Gardner, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1996, 44 (06) :749-758
[4]   A fully integrated SiGe receiver IC for 10-Gb/s data rate [J].
Greshishchev, YM ;
Schvan, P ;
Showell, JL ;
Xu, ML ;
Ojha, JJ ;
Rogers, JE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1949-1957
[5]  
Norsworthy S., 1996, DELTA SIGMA DATA CON
[6]   Digitally controlled oscillator (DCO)-based architecture for RF frequency synthesis in a deep-submicrometer CMOS process [J].
Staszewski, RB ;
Leipold, D ;
Muhammad, K ;
Balsara, PT .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) :815-828
[7]   Phase-jitter dynamics of digital phase-locked loops [J].
Teplinsky, A ;
Feely, O ;
Rogers, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1999, 46 (05) :545-558
[8]   Phase-jitter dynamics of digital phase-locked loops: Part II [J].
Teplinsky, A ;
Feely, O .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2000, 47 (04) :458-473
[9]  
Walker R., 2003, PHASE LOCKING HIGH P, P34