An efficient methodology for noise characterization

被引:2
作者
Varshney, GK
Chandrasekar, S
机构
来源
18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS | 2005年
关键词
D O I
10.1109/ICVD.2005.50
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the recent years, the impact of nanometer process technologies has increased capacitive coupling and causing signal noise. Static Noise Analysis has become the most adopted method for performing Signal Integrity (SI) checks. This method requires noise characterization data in ASIC cell libraries to avoid spice simulations during chip level analysis. Characterization of noise parameters (output current voltage characteristics, noise rejection and noise propagation) accounts for around 60% of the total ASIC library characterization cycle time. This paper describes a novel and optimal method of measuring different noise parameters using data trend analysis, curve-fitting and interpolation techniques. It aims at reducing the characterization runtime without any loss in data accuracy and also without requiring extra inputs from the users. A runtime improvement of 4X has been demonstrated using this methodology.
引用
收藏
页码:330 / 335
页数:6
相关论文
共 7 条
[1]  
CLIVE B, 2003, ARCHITECTING ASIC LI
[2]  
FLANNERY BP, NUMERICAL RECIPES AR
[3]  
MULLEN B, 2002, MODELING STATIC NOIS
[4]  
*SYN INC, 2003, SIGN INT SIGN OFF WH
[5]  
TSENG K, 2003, STATIC NOISE ANAL NO
[6]  
Weisstein E. W., NONLINEAR LEAST SQUA
[7]  
2002, SYN EDA INT DEV FOR