The use of extended TSPC CMOS structures to build circuits with doubled input/output data throughput

被引:0
|
作者
Navarro, J [1 ]
Van Noije, WAM [1 ]
机构
[1] Univ Sao Paulo, LSI, PSI, Escola Politecn, BR-05508900 Sao Paulo, Brazil
来源
13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2000年
关键词
D O I
10.1109/SBCCI.2000.876035
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
New structures to be applied with the extended true-single-phase-clock (E-TSPC) CMOS circuit technique, an extension of the traditional TSPC [1], [2] are presented. These structures are formed by the connection of proper data paths and allow circuits to handle data with rates that are twice the clock rate. Examples of circuits employing such structures are shortly reported, and, to illustrate more complex applications, the design of a Dual-Modulus Prescaler (divide by 128/129) in a 0.8 mum CMOS process is fully depicted. The prescaler, according to simulations, reaches a maximum 2.19 GHz operation rate at 5 V with the 46 mW power consumption. The prescaler is compared with a previous design, implemented with the E-TSPC technique and attaining a 1.59 GHz operation rate, and with other recently published circuits.
引用
收藏
页码:228 / 233
页数:6
相关论文
共 44 条