Buffering Carbon Nanotube Interconnects Considering Inductive Effects

被引:0
作者
Wang, Jia [1 ]
Liu, Lin [1 ]
Zhou, Yuchen [1 ]
Hu, Shiyan [1 ]
机构
[1] Michigan Technol Univ, Dept Elect & Comp Engn, Houghton, MI 49931 USA
关键词
Carbon nanotube; buffer insertion; inductive effects; timing constraint; RLC model; PERFORMANCE ANALYSIS; INSERTION; RELIABILITY; FUTURE; POWER; MODEL;
D O I
10.1142/S0218126616500936
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
While copper interconnect scaling is approaching its fundamental physical limit, increasing wire resistivity and delay have greatly limited the circuit miniaturization. The emerging carbon nanotube (CNT) interconnects, especially single-walled CNTs (SWCNTs) bundle interconnects, have become a promising replacement material. Nevertheless, physical design optimization techniques are still needed to allow them achieving the desired performances. While the preliminary conference version of this work [L. Liu, Y. Zhou and S. Hu, Proc. IEEE Computer Society Annual Symp. on VLSI (IS VLSI), 2014] designs the first timing driven buffer insertion technique for SWCNT interconnects, it only considers resistive and capacitive effects but not inductive effects. Although inductance could be negligible for prevailing CNT-based circuit designs, it becomes important when designing ultra-high performance chips in the future. Thus, this paper considers buffering inductive bundled SWCNTs interconnects through developing a dynamic programming algorithm for buffer insertion using the RLC tree delay model. Our experiments demonstrate that bundled SWCNTs interconnect-based buffering can effectively reduce the delay by over 3 x when inductive effects are considered. With the same timing constraint, bundled SWCNTs interconnect-based buffering can save over 20% buffer area compared to copper interconnect based buffering, while still running about 2 x faster.
引用
收藏
页数:17
相关论文
共 30 条
[1]  
Alpert C, 1997, DES AUT CON, P588, DOI 10.1145/266021.266291
[2]   Scanned probe microscopy of electronic transport in carbon nanotubes [J].
Bachtold, A ;
Fuhrer, MS ;
Plyasunov, S ;
Forero, M ;
Anderson, EH ;
Zettl, A ;
McEuen, PL .
PHYSICAL REVIEW LETTERS, 2000, 84 (26) :6082-6085
[3]   Are carbon nanotubes the future of VLSI interconnections? [J].
Banerjee, Kaustav ;
Srivastava, Navin .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :809-814
[4]   An RF circuit model for carbon nanotubes [J].
Burke, PJ .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2003, 2 (01) :55-58
[5]   Luttinger liquid theory as a model of the gigahertz electrical properties of carbon nanotubes [J].
Burke, PJ .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (03) :129-144
[6]   Assembly and Electrical Characterization of Multiwall Carbon Nanotube Interconnects [J].
Close, Gael F. ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2008, 7 (05) :596-600
[7]   Electrical resistance: an atomistic view [J].
Datta, S .
NANOTECHNOLOGY, 2004, 15 (07) :S433-S451
[8]  
Gokturk H. S., 2005, P 5 IEEE C NAN, P800
[9]  
Hoque M. N. F., 2010, 2010 6th International Conference on Electrical & Computer Engineering (ICECE 2010), P230, DOI 10.1109/ICELCE.2010.5700670
[10]   Fast algorithms for slew constrained minimum cost buffering [J].
Hu, Shiyan ;
Alpert, Charles J. ;
Hu, Jiang ;
Karandikar, Shrirang ;
Li, Zhuo ;
Shi, Weiping ;
Sze, C. N. .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :308-+