Communication architecture design for reconfigurable multimedia SoC platform

被引:2
作者
Lee, Ganghee [1 ]
Ahn, Yongjin [1 ]
Lee, Seokhyun [1 ]
Son, Jeongki [1 ]
Yoon, Kiwook [2 ]
Choi, Kiyoung [1 ]
机构
[1] Seoul Natl Univ, Seoul, South Korea
[2] CORELOGIC Ltd, Soft Dev Div, Seoul, South Korea
关键词
Multiprocessor system-on-chip; Transaction level model; Coarse-grained reconfigurable architecture; Schedule; Design space exploration;
D O I
10.1007/s10617-009-9048-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memory and communication architecture have a significant impact on the performance, cost, and power of complex multiprocessor system-on-chip designs. In this paper, we present an automated bus matrix synthesis flow for efficient transaction-level design space exploration of communication architecture in a reconfigurable multimedia system-on-chip platform. Specifically, we consider hardware interface selection problem, which has significant effect on the overall cost of area and power. We propose a method to solve such hardware interface selection problem through static analysis of communication behavior. We experiment with JPEG encoder and H.264 encoder examples and the results show the reduction of area by 56.91% and power by 48.61% of bus matrix with 0.58% performance overhead on average compared to the case of maximum performance. According to our HW interface selection algorithm, we also experiment MPEG4 video decoder example. And the result is evaluated on the FPGA prototyping board.
引用
收藏
页码:1 / 20
页数:20
相关论文
共 36 条
  • [1] ABDI S, 2003, P DAC
  • [2] AHN Y, 2008, ACM T DES AUTOM ELEC
  • [3] Altera, ALT QUART 2
  • [4] [Anonymous], INT TECHN ROADM SEM
  • [5] [Anonymous], P DATE
  • [6] *ARM, ARM REALVIEW SOCDESI
  • [7] *ARM, ARM AMBA SPEC REV 2
  • [8] BAUER L, 2007, P DAC
  • [9] BECKER J, 2003, P ISVLSI
  • [10] BENINI L, 2002, P IEEE COMP JAN