Background interstage gain calibration technique for pipelined ADCs

被引:99
作者
Keane, JP [1 ]
Hurst, PJ [1 ]
Lewis, SH [1 ]
机构
[1] Univ Calif Davis, Solid State Circuits Res Lab, Dept Elect & Comp Engn, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
analog-digital conversion; calibration; linearization techniques; nonlinear circuits;
D O I
10.1109/TCSI.2004.839534
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A background self-calibration technique is proposed that can correct both linear and nonlinear errors in the inter-stage amplifiers of pipeline and algorithmic analog-to-digital converters (ADCs). Stage redundancy in a pipeline architecture is exploited to measure gain errors that are corrected using digital post-processing. The proposed technique allows faster convergence and has less dependence on input signal statistics than a similar technique described by Murmann and Boser. Simulation results are presented for a 12-bit pipelined ADC architecture, similar to that described by Murmann and Boser, using nonideal interstage residue amplifiers. With calibration, the simulations show a signal-to-noise-and-distortion-ratio performance of 72 dB and a spurious-free dynamic range performance of 112 dB, with calibration tracking time constants of approximately 8 x 10(5) sample periods, which is over ten times faster than that reported by Murmann and Boser at a similar performance level.
引用
收藏
页码:32 / 43
页数:12
相关论文
共 21 条
  • [1] [Anonymous], ISSCC FEB
  • [2] BLECKER EB, 2000, P EUR SOL STAT CIRC, P372
  • [3] A 12-b digital-background-calibrated algorithmic ADC with-90-dB THD
    Erdogan, OE
    Hurst, PJ
    Lewis, SH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) : 1812 - 1820
  • [4] Eschauzier RGH., 1995, Frequency Compensation Techniques for Low-Power Operational Amplifiers
  • [5] CMOS pipelined ADC employing dither to improve linearity
    Fetterman, HS
    Martin, DG
    Rich, DA
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 109 - 112
  • [6] Digital cancellation of D/A converter noise in pipelined A/D converters
    Galton, I
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03): : 185 - 196
  • [7] A 12b 80MS/s pipelined ADC with bootstrapped digital calibration
    Grace, CR
    Hurst, PJ
    Lewis, SH
    [J]. 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 460 - 461
  • [8] A 10-b 120-Msample/s time-interleaved analog-to-digital converter with digital background calibration
    Jamal, SM
    Fu, DH
    Chang, NCJ
    Hurst, PJ
    Lewis, SH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1618 - 1627
  • [9] A 15-B 1-MSAMPLE/S DIGITALLY SELF-CALIBRATED PIPELINE ADC
    KARANICOLAS, AN
    LEE, HS
    BACRANIA, KL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1207 - 1215
  • [10] KLINKE R, 1988, S VLSI CIRC TECH AUG, P7