共 21 条
[1]
[Anonymous], ISSCC FEB
[2]
BLECKER EB, 2000, P EUR SOL STAT CIRC, P372
[4]
Eschauzier RGH., 1995, Frequency Compensation Techniques for Low-Power Operational Amplifiers
[5]
CMOS pipelined ADC employing dither to improve linearity
[J].
PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE,
1999,
:109-112
[6]
Digital cancellation of D/A converter noise in pipelined A/D converters
[J].
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING,
2000, 47 (03)
:185-196
[7]
A 12b 80MS/s pipelined ADC with bootstrapped digital calibration
[J].
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS,
2004, 47
:460-461
[10]
KLINKE R, 1988, S VLSI CIRC TECH AUG, P7