A Survey on Design Approaches to Circumvent Permanent Faults in Networks-on-Chip

被引:26
作者
Werner, Sebastian [1 ]
Navaridas, Javier [1 ]
Lujan, Mikel [1 ]
机构
[1] Univ Manchester, Kilburn Bldg,Oxford Rd, Manchester M13 9PL, Lancs, England
基金
英国工程与自然科学研究理事会;
关键词
Permanent failures; topology; routing algorithms; router microarchitecture; system-level redundancy; reconfiguration; ROUTING ALGORITHM; RELIABLE NETWORK; LOW LATENCY; 2-D MESHES; TOLERANT; ARCHITECTURE; PERFORMANCE; TOPOLOGY; NOCS;
D O I
10.1145/2886781
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Increasing fault rates in current and future technology nodes coupled with on-chip components in the hundreds calls for robust and fault-tolerant Network-on-Chip (NoC) designs. Given the central role of NoCs in today's many-core chips, permanent faults impeding their original functionality may significantly influence performance, energy consumption, and correct operation of the entire system. As a result, fault-tolerant NoC design gained much attention in recent years. In this article, we review the vast research efforts regarding a NoC's components, namely, topology, routing algorithm, router microarchitecture, as well as system-level approaches combined with reconfiguration; discuss the proposed architectures; and identify outstanding research questions.
引用
收藏
页数:36
相关论文
共 114 条
[1]  
Aisopos K., 2011, Proceedings 2011 International Conference on Parallel Architectures and Compilation Techniques (PACT), P298, DOI 10.1109/PACT.2011.61
[2]  
Akbari S, 2012, DES AUT TEST EUROPE, P332
[3]  
Alberto Ghiribaldi, 2013, TECS 13, V12, P106
[4]  
Ali M, 2007, INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, P1027
[5]  
[Anonymous], 2010, DESIGNING NETWORK ON
[6]  
[Anonymous], 2008, P 2008 C DES AUT TES
[7]  
[Anonymous], 2011, NETW CHIP NOCS 5 IEE
[8]  
Baker Joel, 2011, BRUIJN GRAPHS THEIR
[9]  
Balboni M, 2015, DES AUT TEST EUROPE, P806
[10]  
Bell S., 2008, P 2008 IEEE INT SOL, DOI DOI 10.1109/ISSCC.2008.4523070