Ultra-Confined Catalytic Growth Integration of Sub-10 nm 3D Stacked Silicon Nanowires Via a Self-Delimited Droplet Formation Strategy

被引:16
作者
Hu, Ruijin [1 ]
Liang, Yifei [1 ]
Qian, Wentao [1 ]
Gan, Xin [1 ]
Liang, Lei [1 ]
Wang, Junzhuan [1 ]
Liu, Zongguang [1 ]
Shi, Yi [1 ]
Xu, Jun [1 ]
Chen, Kunji [1 ]
Yu, Linwei [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Natl Lab Solid State Microstruct, Nanjing 210093, Peoples R China
基金
中国国家自然科学基金;
关键词
3D integration; catalytic growth; in-plane solid-liquid-solid; ultrathin Si nanowires; TRANSISTORS; TFTS;
D O I
10.1002/smll.202204390
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Fabricating ultrathin silicon (Si) channels down to critical dimension (CD) <10 nm, a key capability to implementing cutting-edge microelectronics and quantum charge-qubits, has never been accomplished via an extremely low-cost catalytic growth. In this work, 3D stacked ultrathin Si nanowires (SiNWs) are demonstrated, with width and height of W-nw = 9.9 +/- 1.2 nm (down to 8 nm) and H-nw = 18.8 +/- 1.8 nm, that can be reliably grown into the ultrafine sidewall grooves, approaching to the CD of 10 nm technology node, thanks to a new self-delimited droplet control strategy. Interestingly, the cross-sections of the as-grown SiNW channels can also be easily tailored from fin-like to sheet-like geometries by tuning the groove profile, while a sharply folding guided growth indicates a unique capability to produce closely-packed multiple rows of stacked SiNWs, out of a single run growth, with the minimal use of catalyst metal. Prototype field effect transistors are also successfully fabricated, achieving I-on/off ratio and sub-threshold swing of >10(6) and 125 mV dec(-1), respectively. These results highlight the unexplored potential of versatile catalytic growth to compete with, or complement, the advanced top-down etching technology in the exploitation of monolithic 3D integration of logic-in-memory, neuromorphic and charge-qubit applications.
引用
收藏
页数:9
相关论文
共 42 条
[1]  
Auth C, 2017, INT EL DEVICES MEET
[2]   3D RRAMs with Gate-All-Around Stacked Nanosheet Transistors for In-Memory-Computing [J].
Barraud, S. ;
Ezzadeen, M. ;
Bosch, D. ;
Dubreuil, T. ;
Castellani, N. ;
Meli, V ;
Hartmann, J. M. ;
Mouhdach, M. ;
Previtali, B. ;
Giraud, B. ;
Noel, J. P. ;
Molas, G. ;
Portal, J. M. ;
Nowak, E. ;
Andrieu, F. .
2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
[3]   7-Levels-Stacked Nanosheet GAA Transistors for High Performance Computing [J].
Barraud, S. ;
Previtali, B. ;
Vizioz, C. ;
Hartmann, J. M. ;
Sturm, J. ;
Lassarre, J. ;
Perrot, C. ;
Rodriguez, Ph ;
Loup, V ;
Magalhaes-Lucas, A. ;
Kies, R. ;
Romano, G. ;
Casse, M. ;
Bernier, N. ;
Jannaud, A. ;
Grenier, A. ;
Andrieu, F. .
2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
[4]  
Barraud S, 2016, INT EL DEVICES MEET
[5]   First Demonstration of CMOS Inverter and 6T-SRAM Based on GAA CFETs Structure for 3D-IC Applications [J].
Chang, S. -W. ;
Sung, P. -J. ;
Chu, T-Y. ;
Lu, D. D. ;
Wang, C. -J. ;
Lin, N. -C. ;
Su, C. -J. ;
Lo, S. -H. ;
Huang, H. -F. ;
Li, J. -H. ;
Huang, M. -K. ;
Huang, Y. -C. ;
Huang, S. -T. ;
Wang, H. -C. ;
Huang, Y. -J. ;
Wang, J. -Y. ;
Yu, L. -W ;
Huang, Y. -F. ;
Hsueh, F. -K. ;
Wu, C. -T. ;
Ma, W. C. -Y. ;
Kao, K. -H. ;
Lee, Y. -J. ;
Lin, C. -L. ;
Chuang, R. W. ;
Huang, K. -P. ;
Samukawa, S. ;
Li, Y. ;
Lee, W. -H. ;
Chao, T. -S. ;
Huang, G. -W. ;
Wu, W. -F. ;
Li, J. -Y. ;
Shieh, J. -M. ;
Yeh, W. -K. ;
Wang, Y. -H. .
2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
[6]   Incorporation and redistribution of impurities into silicon nanowires during metal-particle-assisted growth [J].
Chen, Wanghua ;
Yu, Linwei ;
Misra, Soumyadeep ;
Fan, Zheng ;
Pareige, Philippe ;
Patriarche, Gilles ;
Bouchoule, Sophie ;
Cabarrocas, Pere Roca I. .
NATURE COMMUNICATIONS, 2014, 5
[7]   Diameter-controlled synthesis of single-crystal silicon nanowires [J].
Cui, Y ;
Lauhon, LJ ;
Gudiksen, MS ;
Wang, JF ;
Lieber, CM .
APPLIED PHYSICS LETTERS, 2001, 78 (15) :2214-2216
[8]   Back-End-of-Line Compatible Transistors for Monolithic 3-D Integration [J].
Datta, Suman ;
Dutta, Sourav ;
Grisafe, Benjamin ;
Smith, Jeff ;
Srinivasa, Srivatsa ;
Ye, Huacheng .
IEEE MICRO, 2019, 39 (06) :8-15
[9]   Monolithic Integration of Silicon Nanowire Networks as a Soft Wafer for Highly Stretchable and Transparent Electronics [J].
Dong, Taige ;
Sun, Ying ;
Zhu, Zhimin ;
Wu, Xiaoxiang ;
Wang, Junzhuan ;
Shi, Yi ;
Xu, Jun ;
Chen, Kunji ;
Yu, Linwei .
NANO LETTERS, 2019, 19 (09) :6235-6243
[10]   Ultrahigh-Density 3-D Vertical RRAM With Stacked Junctionless Nanowires for In-Memory-Computing Applications [J].
Ezzadeen, M. ;
Bosch, D. ;
Giraud, B. ;
Barraud, S. ;
Noel, J. -P. ;
Lattard, D. ;
Lacord, J. ;
Portal, J. M. ;
Andrieu, F. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) :4626-4630