Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier

被引:10
|
作者
Mohanty, Basant K. [1 ]
Tiwari, Vikas [1 ]
机构
[1] JUET, Elect & Commun Engn Dept, Guna, MP, India
关键词
Booth multiplier; Fixed-width; VLSI; Inner-product cell; DESIGN;
D O I
10.1007/s00034-014-9843-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a modified probabilistic estimation bias (PEB) formula for fixed-width radix-4 Booth multiplier. The modified PEB formula estimates the same compensation value as the existing PEB formula without rounding operation. A bias circuit based on modified PEB formula generates one less carry-bit and involves less logic resources than the existing PEB circuit. The partial product array (PPA) of existing PEB multiplier uses partial product bit as guard bit for sign extension. This is not an efficient approach as extra half-adders (HAs) are required to accumulate these sign extension bits. We have considered PPA of conventional modified Booth encoded (MBE) multiplier where logic '1' is used as guard bit for sign extension. Logic '1' in the PPA helps to replace HA with a NOT-gate in the adder design. Based on the proposed scheme, we have derived an efficient adder design for PEB radix-4 Booth multiplier. Compared with the adder design of existing PEB multiplier, the proposed adder involves less logic resources and less critical path delay (CPD), and calculates the same compensation value. ASIC synthesis result shows that the proposed PEB radix-4 Booth multiplier of sizes n = 8, 10, 12, and 16, respectively, involves 18, 19, 16, and 13 % less area-delay product (ADP), and 12, 16, 11, and 12 % less power consumption than the existing PEB multiplier. We have shown that an inner-product (IP) cell based on proposed fixed-width radix-4 Booth multiplier involves 11.3 % less ADP and consumes nearly 7.6 % less power than an IP cell based on the existing PEB-based fixed-width multiplier on average for different inner-product sizes. The proposed multiplier is, therefore, a useful component to develop high-performance systems for digital signal processing applications.
引用
收藏
页码:3981 / 3994
页数:14
相关论文
共 50 条
  • [31] Adaptive low-error fixed-width booth multipliers
    Song, Min-An
    Van, Lan-Da
    Kuo, Sy-Yen
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (06): : 1180 - 1187
  • [32] A Survey Paper on Modern Technologies in Fixed-Width Multiplier
    Rubia, Jency J.
    Kumar, Sathish G. A.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [33] Design of low error CSD fixed-width multiplier
    Kim, SM
    Chung, JG
    Parhi, KK
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 69 - 72
  • [34] Design of Error-Compensated Fixed-Width Multiplier
    Junghare, Aniket V.
    Keote, Rashmi S.
    Karule, P. T.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1675 - 1678
  • [35] FPGA Realization and Performance Evaluation of Fixed-Width Modified Baugh-Wooley Multiplier
    Badawi, Aiman
    Alqarni, Ali
    Aljuffri, Abdullah
    BenSaleh, Mohammed S.
    Obeid, Abdulfattah M.
    Qasim, Syed Manzoor
    2015 Third International Conference on Technological Advances in Electrical, Electronics and Computer Engineering (TAEECE), 2015, : 155 - 158
  • [36] Dynamic Error-Compensated Fixed-Width Booth Multiplier Based on Conditional-Probability of Input Series
    He, Wen-Quan
    Chen, Yuan-Ho
    Jou, Shyh-Jye
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (08) : 2972 - 2991
  • [37] Dynamic Error-Compensated Fixed-Width Booth Multiplier Based on Conditional-Probability of Input Series
    Wen-Quan He
    Yuan-Ho Chen
    Shyh-Jye Jou
    Circuits, Systems, and Signal Processing, 2016, 35 : 2972 - 2991
  • [38] A framework for the design of error-aware power-efficient fixed-width booth multipliers
    Song, MA
    Van, LD
    Yang, CC
    Chiu, SC
    Kuo, SY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 81 - 84
  • [39] A Hardware-Efficient Logarithmic Multiplier with Improved Accuracy
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 928 - 931
  • [40] Design of low power fixed-width multiplier with row bypassing
    Balamurugan, S.
    Ghosh, Sneha
    Atul
    Balakumaran, S.
    Marimuthu, R.
    Mallick, P. S.
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575