共 50 条
Stress-Induced Via Voiding in a 130-nm CMOS Imager Process
被引:0
作者:
Al Qweider, Omar
[1
]
Grisanti, Fabio
[1
]
Nascetti, Augusto
[2
]
Russo, Felice
[3
]
Sena, Massimo
[3
]
Irrera, Fernanda
[1
]
机构:
[1] Univ Roma La Sapienza, Dept Elect Engn, I-00184 Rome, Italy
[2] Univ Roma La Sapienza, Dept Aerosp & Astronaut Engn, I-00184 Rome, Italy
[3] Micron Technol Italia, I-67051 Avezzano, Italy
关键词:
Crystal growth;
finite-element methods;
integrated-circuit (IR) reliability;
stress;
HYDROSTATIC STRESS;
MIGRATION;
D O I:
10.1109/TDMR.2009.2035814
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
This paper provides a detailed and systematic analysis of the mechanisms inducing voiding during high-temperature reliability tests in aluminum via holes in a 130-nm process for CMOS imagers. Finite-element simulations have been performed to derive the mechanical-stress profile in the examined structures, while a set of physical measurements and microscopy techniques have been used to analyze the microstructure of the polycrystalline materials that fill the via holes. Experiments have been designed on the basis of the simulation results, and consisted of some simple changes to the fabrication-technology steps. The failure rate on a few hundreds of samples was checked and compared with reference samples of the production line. The test allowed suggesting variations to a few process parameters that proved to be effective.
引用
收藏
页码:100 / 107
页数:8
相关论文
共 50 条