Efficient BISR Techniques for Embedded Memories Considering Cluster Faults

被引:40
作者
Lu, Shyue-Kung [1 ]
Yang, Chun-Lin [1 ,2 ]
Hsiao, Yuang-Cheng [1 ]
Wu, Cheng-Wen [3 ]
机构
[1] Fu Jen Catholic Univ, Dept Elect Engn, Very Large Scale Integrat Comp Aided Design Lab, Taipei 24205, Taiwan
[2] Natl Chip Implementat Ctr, Hsinchu 300, Taiwan
[3] ITRI, SOC Technol Ctr, Hsinchu 310, Taiwan
关键词
Cluster fault; embedded memory; modified essential spare pivoting (MESP) algorithm; repair rate; yield; REPAIR;
D O I
10.1109/TVLSI.2008.2008996
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Instead of the traditional spare row/column redundancy architectures, block-based redundancy architectures are proposed in this paper. The redundant rows/columns are divided into row/column blocks. Therefore, the repair of faulty memory cells can be performed at the row/column-block level. Moreover, the redundant row/column blocks can be used to replace faulty cells anywhere in the memory array. This global characteristic is helpful for repairing cluster faults. The proposed redundancy architecture can be easily integrated with the embedded memory cores. Based on the proposed global redundancy architecture, a heuristic modified essential spare pivoting (MESP) algorithm suitable for built-in implementation is also proposed. According to experimental results, the area overhead for implementing the MESP algorithm is very low. Due to efficient usage of redundancy, the manufacturing yield, repair rate, and reliability can be improved significantly.
引用
收藏
页码:184 / 193
页数:10
相关论文
共 19 条
[1]   2001 Technology Roadmap for Semiconductors [J].
Allan, A ;
Edenfeld, D ;
Joyner, WH ;
Kahng, AB ;
Rodgers, M ;
Zorian, Y .
COMPUTER, 2002, 35 (01) :42-+
[2]  
BHAVSAR DK, 1999, P INT TEST C ITC, P311
[3]  
Denq LM, 2006, ASIAN TEST SYMPOSIUM, P25
[4]   Built-in redundancy analysis for memory yield improvement [J].
Huang, CT ;
Wu, CF ;
Li, JF ;
Wu, CW .
IEEE TRANSACTIONS ON RELIABILITY, 2003, 52 (04) :386-399
[5]   A simulator for evaluating redundancy analysis algorithms of repairable embedded memories [J].
Huang, RF ;
Li, JF ;
Yeh, JC ;
Wu, CW .
PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, :68-73
[6]  
HUANG WK, 1990, IEEE T COMPUT AID D, V9, P323
[7]   Low power SRAM design using hierarchical divided bit-line approach [J].
Karandikar, A ;
Parhi, KK .
INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, :82-88
[8]   A built-in self-repair analyzer (CRESTA) for embedded DRAMs [J].
Kawagoe, T ;
Ohtani, J ;
Niiro, M ;
Ooishi, T ;
Hamada, M ;
Hidaka, H .
INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, :567-574
[9]   Built in self repair for embedded high density SRAM [J].
Kim, I ;
Zorian, Y ;
Komoriya, G ;
Pham, H ;
Higgins, FP ;
Lewandowski, JL .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :1112-1119
[10]   EFFICIENT SPARE ALLOCATION FOR RECONFIGURABLE ARRAYS [J].
KUO, SY ;
FUCHS, WK .
IEEE DESIGN & TEST OF COMPUTERS, 1987, 4 (01) :24-31