共 19 条
[2]
BHAVSAR DK, 1999, P INT TEST C ITC, P311
[3]
Denq LM, 2006, ASIAN TEST SYMPOSIUM, P25
[5]
A simulator for evaluating redundancy analysis algorithms of repairable embedded memories
[J].
PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING,
2002,
:68-73
[6]
HUANG WK, 1990, IEEE T COMPUT AID D, V9, P323
[7]
Low power SRAM design using hierarchical divided bit-line approach
[J].
INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS,
1998,
:82-88
[8]
A built-in self-repair analyzer (CRESTA) for embedded DRAMs
[J].
INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS,
2000,
:567-574
[9]
Built in self repair for embedded high density SRAM
[J].
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS,
1998,
:1112-1119
[10]
EFFICIENT SPARE ALLOCATION FOR RECONFIGURABLE ARRAYS
[J].
IEEE DESIGN & TEST OF COMPUTERS,
1987, 4 (01)
:24-31