共 17 条
[1]
[Anonymous], BERKELEY PREDICTIVE
[3]
Bessot D., P 1994 RADECS C, P563
[4]
On transistor level gate sizing for increased robustness to transient faults
[J].
11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM,
2005,
:23-28
[5]
Chandrakasan A., 2000, DESIGN HIGH PERFORMA, P285
[8]
Soft-Error Hardening Designs of Nanoscale CMOS Latches
[J].
2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS,
2009,
:41-46
[9]
Low-cost highly-robust hardened cells using blocking feedback transistors
[J].
26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS,
2008,
:371-+
[10]
Omaña M, 2003, INT TEST CONF P, P886, DOI 10.1109/TEST.2003.1271074