A Novel Hardened Design of a CMOS Memory Cell at 32nm

被引:3
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
来源
IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS | 2009年
关键词
hardening; soft error tolerance; memory; nano CMOS; TRANSIENT FAULTS;
D O I
10.1109/DFT.2009.18
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes a new design for hardening a CMOS memory cell at the nano feature size of 32nm. By separating the circuitry for the write and read operations, the static stability of the proposed cell configuration increases more than 4.4 times at typical process corner, respectively compared to previous designs. Simulation shows that by appropriately sizing the pull-down transistors, the proposed cell results in a 40% higher critical charge and 13% less delay than the conventional design. Simulation results are provided using the predictive technology file for 32nm feature size in CMOS to show that the proposed hardened memory cell is best suited when designing memories for both high performance and soft error tolerance.
引用
收藏
页码:58 / 64
页数:7
相关论文
共 17 条
[1]  
[Anonymous], BERKELEY PREDICTIVE
[2]   Radiation-induced soft errors in advanced semiconductor technologies [J].
Baumann, RC .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) :305-316
[3]  
Bessot D., P 1994 RADECS C, P563
[4]   On transistor level gate sizing for increased robustness to transient faults [J].
Cazeaux, JM ;
Rossi, D ;
Omaña, M ;
Metra, C ;
Chatterjee, A .
11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2005, :23-28
[5]  
Chandrakasan A., 2000, DESIGN HIGH PERFORMA, P285
[6]   SEU critical charge and sensitive area in a submicron CMOS technology [J].
Detcheverry, C ;
Dachs, C ;
Lorfevre, E ;
Sudre, C ;
Bruguier, G ;
Palau, JM ;
Gasiot, J ;
Ecoffet, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (06) :2266-2273
[7]   Basic mechanisms and modeling of single-event upset in digital microelectronics [J].
Dodd, PE ;
Massengill, LW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (03) :583-602
[8]   Soft-Error Hardening Designs of Nanoscale CMOS Latches [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, :41-46
[9]   Low-cost highly-robust hardened cells using blocking feedback transistors [J].
Nicolaidis, Michael ;
Perez, Renaud ;
Alexandrescu, Dan .
26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, :371-+
[10]  
Omaña M, 2003, INT TEST CONF P, P886, DOI 10.1109/TEST.2003.1271074