A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI

被引:37
|
作者
Chen, Vanessa H. -C. [1 ]
Pileggi, Lawrence [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
ADC; background calibration; gain calibration; high speed; low power; mismatch; offset calibration; time-inter-leaving; timing skew calibration; REDUNDANCY; OFFSET; DSP; AFE;
D O I
10.1109/JSSC.2014.2364043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 20 GS/s 6b time-interleaved ADC is implemented in 32 nm CMOS SOI with an embedded time-to-digital converter to sense timing skew, and the randomness of process mismatch is exploited to compensate for the clock misalignment and dynamic offset errors of comparators that occur during high-speed operation. To achieve low-power consumption at high-speed operation with small-size transistors, a low-complexity on-chip calibration reduces gain, offset, and delay mismatches in background. With the timing skew calibration, the spurs due to clock misalignment are reduced by 20 dB. The proposed ADC achieves an SNDR of 30.7 dB at Nyquist frequency and consumes only 69.5 mW with a figure-of-merit of 124 J/conv-step.
引用
收藏
页码:2891 / 2901
页数:11
相关论文
共 50 条
  • [41] A 0.8-mW 5-bit 250-MS/s Time-Interleaved Asynchronous Digital Slope ADC
    Harpe, Pieter J. A.
    Zhou, Cui
    Philips, Kathleen
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) : 2450 - 2457
  • [42] A 5-GS/s 158.6-mW 9.4-ENOB Passive-Sampling Time-Interleaved Three-Stage Pipelined-SAR ADC With Analog-Digital Corrections in 28-nm CMOS
    Ramkaj, Athanasios T.
    Pena Ramos, Juan C.
    Pelgrom, Marcel J. M.
    Steyaert, Michiel S. J.
    Verhelst, Marian
    Tavernier, Filip
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (06) : 1553 - 1564
  • [43] A 2-GS/s Time-Interleaved ADC With Embedded Background Calibrations and a Novel Reference Buffer for Reduced Inter-Channel Crosstalk
    Ricci, Luca
    Be, Gabriele
    Rocco, Michele
    Scaletti, Lorenzo
    Zanoletti, Gabriele
    Bertulessi, Luca
    Lacaita, Andrea L.
    Levantino, Salvatore
    Samori, Carlo
    Bonfanti, Andrea
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (02) : 456 - 468
  • [44] A 0.47-1.6 mW 5-bit 0.5-1 GS/s Time-Interleaved SAR ADC for Low-Power UWB Radios
    Harpe, Pieter J. A.
    Busze, Ben
    Philips, Kathleen
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) : 1594 - 1602
  • [45] 14.4-GS/s, 5-bit, 50mW Time-Interleaved ADC with Distributed Track- and-Hold and Sampling Instant Synchronization for ADC-Based SerDes
    Jiang, Tao
    Chiang, Patrick Y.
    2015 IEEE INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2015), 2015,
  • [46] A 1-GS/s 11-b Time-Interleaved SAR ADC With Robust, Fast, and Accurate Autocorrelation-Based Background Timing-Skew Calibration
    Gu, Mingyang
    Tao, Yunsong
    He, Xiyu
    Zhong, Yi
    Jie, Lu
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (02) : 421 - 431
  • [47] A 10-b 800-MS/s Time-Interleaved SAR ADC With Fast Variance-Based Timing-Skew Calibration
    Song, Jeonggoo
    Ragab, Kareem
    Tang, Xiyuan
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2563 - 2575
  • [48] A 6-b 1.6-GS/s ADC With Redundant Cycle One-Tap Embedded DFE in 90-nm CMOS
    Tabasy, Ehsan Zhian
    Shafik, Ayman
    Huang, Shan
    Yang, Noah Hae-Woong
    Hoyos, Sebastian
    Palermo, Samuel
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1885 - 1897
  • [49] A four-channel time-interleaved 30-GS/s 6-bit ADC in 0.18 μm SiGe BiCMOS technology
    Xiaoge ZHU
    Danyu WU
    Lei ZHOU
    Yinkun HUANG
    Jin WU
    Xinyu LIU
    Science China(Information Sciences), 2017, 60 (12) : 283 - 285
  • [50] A 6-b 4.1-GS/s Flash ADC With Time-Domain Latch Interpolation in 90-nm CMOS
    Kim, Jong-In
    Sung, Ba-Ro-Saim
    Kim, Wan
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) : 1429 - 1441