A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI

被引:37
|
作者
Chen, Vanessa H. -C. [1 ]
Pileggi, Lawrence [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
ADC; background calibration; gain calibration; high speed; low power; mismatch; offset calibration; time-inter-leaving; timing skew calibration; REDUNDANCY; OFFSET; DSP; AFE;
D O I
10.1109/JSSC.2014.2364043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 20 GS/s 6b time-interleaved ADC is implemented in 32 nm CMOS SOI with an embedded time-to-digital converter to sense timing skew, and the randomness of process mismatch is exploited to compensate for the clock misalignment and dynamic offset errors of comparators that occur during high-speed operation. To achieve low-power consumption at high-speed operation with small-size transistors, a low-complexity on-chip calibration reduces gain, offset, and delay mismatches in background. With the timing skew calibration, the spurs due to clock misalignment are reduced by 20 dB. The proposed ADC achieves an SNDR of 30.7 dB at Nyquist frequency and consumes only 69.5 mW with a figure-of-merit of 124 J/conv-step.
引用
收藏
页码:2891 / 2901
页数:11
相关论文
共 50 条
  • [11] An 8-b 8-GS/s Time-Interleaved SAR ADC With Foreground Offset Calibration in 28nm CMOS
    Yang, Zhanpeng
    Xing, Xinpeng
    Zheng, Xinfa
    Feng, Haigang
    Fu, Hongyan
    Gielen, Georges
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 181 - 184
  • [12] A 480 mW 2.6 GS/s 10b Time-Interleaved ADC With 48.5 dB SNDR up to Nyquist in 65 nm CMOS
    Doris, Kostas
    Janssen, Erwin
    Nani, Claudio
    Zanikopoulos, Athon
    van der Weide, Gerard
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2821 - 2833
  • [13] A 1.2 V 2.64 GS/s 8 bit 39 mW Skew-Tolerant Time-interleaved SAR ADC in 40 nm Digital LP CMOS for 60 GHz WLAN
    Kundu, Sandipan
    Alpman, Erkan
    Lu, Julia Hsin-Lin
    Lakdawala, Hasnain
    Paramesh, Jeyanandh
    Jung, Byunghoo
    Zur, Sarit
    Gordon, Eshel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (08) : 1929 - 1939
  • [14] A 13bit 5GS/s ADC with time-interleaved chopping calibration in 16nm FinFET
    Vaz, Bruno
    Verbruggen, Bob
    Erdmann, Christophe
    Collins, Diarmuid
    Mcgrath, John
    Boumaalif, Ali
    Cullen, Edward
    Walsh, Darragh
    Morgado, Alonso
    Mesadri, Conrado
    Long, Brian
    Pathepuram, Rajitha
    De La Torre, Ronnie
    Manlapat, Alvin
    Karyotis, Georgios
    Tsaliagos, Dimitris
    Lynch, Patrick
    Lim, Peng
    Breathnach, Daire
    Farley, Brendan
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 99 - 100
  • [15] A 1.35 GS/s, 10 b, 175 mW time-interleaved AD converter in 0.13 μm CMOS
    Louwsma, Simon M.
    van Tuifl, A. J. M.
    Vertregt, Maarten
    Nauta, Bram
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 778 - 786
  • [16] A 4GS/s 8-bit time-interleaved SAR ADC with an energy-efficient architecture in 130 nm CMOS
    Solis, Fredy
    Fernandez Bocco, Alvaro
    Galetto, Agustin C.
    Passetti, Leandro
    Hueda, Mario R.
    Reyes, Benjamin T.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3171 - 3185
  • [17] A 7b 2 GS/s Time-Interleaved SAR ADC with Time Skew Calibration Based on Current Integrating Sampler
    Jiang, Wenning
    Zhu, Yan
    Chan, Chi-Hang
    Murmann, Boris
    U, Seng-Pan
    Martins, Rui Paulo
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 235 - 238
  • [18] A 6.4-GS/s 10-b Time-Interleaved SAR ADC with Time-Skew Immune Sampling Network in 28-nm CMOS
    Ding, Ning
    Mu, Yusong
    Guo, Yuping
    Chen, Teng
    Chang, Yuchun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (16)
  • [19] A 38-mW 7-bit 5-GS/s Time-Interleaved SAR ADC with Background Skew Calibration
    Chung, Yung-Hui
    Hu, Chia-Yi
    Chang, Che-We
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 243 - 246
  • [20] A 10b 1.6GS/s 12.2mW 7/8-way Split Time-interleaved SAR ADC with Digital Background Mismatch Calibration
    Guo, Mingqiang
    Mao, Jiaji
    Sin, Sai-Weng
    Wei, Hegong
    Martins, R. P.
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,