A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI

被引:37
作者
Chen, Vanessa H. -C. [1 ]
Pileggi, Lawrence [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
ADC; background calibration; gain calibration; high speed; low power; mismatch; offset calibration; time-inter-leaving; timing skew calibration; REDUNDANCY; OFFSET; DSP; AFE;
D O I
10.1109/JSSC.2014.2364043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 20 GS/s 6b time-interleaved ADC is implemented in 32 nm CMOS SOI with an embedded time-to-digital converter to sense timing skew, and the randomness of process mismatch is exploited to compensate for the clock misalignment and dynamic offset errors of comparators that occur during high-speed operation. To achieve low-power consumption at high-speed operation with small-size transistors, a low-complexity on-chip calibration reduces gain, offset, and delay mismatches in background. With the timing skew calibration, the spurs due to clock misalignment are reduced by 20 dB. The proposed ADC achieves an SNDR of 30.7 dB at Nyquist frequency and consumes only 69.5 mW with a figure-of-merit of 124 J/conv-step.
引用
收藏
页码:2891 / 2901
页数:11
相关论文
共 27 条
[1]   A 90 nm CMOS DSP MLSD Transceiver With Integrated AFE for Electronic Dispersion Compensation of Multimode Optical Fibers at 10 Gb/s [J].
Agazzi, Oscar E. ;
Hueda, Mario R. ;
Crivelli, Diego E. ;
Carrer, Hugo S. ;
Nazemi, Ali ;
Luna, German ;
Ramos, Facundo ;
Lopez, Ramiro ;
Grace, Carl ;
Kobeissy, Bilal ;
Abidin, Cindra ;
Kazemi, Mohammad ;
Kargar, Mahyar ;
Marquez, Cesar ;
Ramprasad, Sumant ;
Bollo, Federico ;
Posse, Vladimir ;
Wang, Stephen ;
Asmanis, Georgios ;
Eaton, George ;
Swenson, Norman ;
Lindsay, Tom ;
Voois, Paul .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) :2939-2957
[2]  
[Anonymous], S VLSI CIRC
[3]  
[Anonymous], 2009, IEEE INT SOLID STATE
[4]  
[Anonymous], IEEE S VLSI CIRC
[5]   High speed converters and DSP for 100G and beyond [J].
Bower, Patricia ;
Dedic, Ian .
OPTICAL FIBER TECHNOLOGY, 2011, 17 (05) :464-471
[6]   A 500 mW ADC-Based CMOS AFE With Digital Calibration for 10 Gb/s Serial Links Over KR-Backplane and Multimode Fiber [J].
Cao, Jun ;
Zhang, Bo ;
Singh, Ullas ;
Cui, Delong ;
Vasani, Anand ;
Garg, Adesh ;
Zhang, Wei ;
Kocaman, Namik ;
Pi, Deyi ;
Raghavan, Bharath ;
Pan, Hui ;
Fujimori, Ichiro ;
Momtaz, Afshin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) :1172-1185
[7]  
Chen VHC, 2014, ISSCC DIG TECH PAP I, V57, P380, DOI 10.1109/ISSCC.2014.6757478
[8]  
Crivelli D., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P328, DOI 10.1109/ISSCC.2012.6177033
[9]  
Dedic I, 2010, 2010 CONFERENCE ON OPTICAL FIBER COMMUNICATION OFC COLLOCATED NATIONAL FIBER OPTIC ENGINEERS CONFERENCE OFC-NFOEC
[10]   A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration [J].
El-Chammas, Manar ;
Murmann, Boris .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) :838-847