A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI

被引:37
|
作者
Chen, Vanessa H. -C. [1 ]
Pileggi, Lawrence [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
ADC; background calibration; gain calibration; high speed; low power; mismatch; offset calibration; time-inter-leaving; timing skew calibration; REDUNDANCY; OFFSET; DSP; AFE;
D O I
10.1109/JSSC.2014.2364043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 20 GS/s 6b time-interleaved ADC is implemented in 32 nm CMOS SOI with an embedded time-to-digital converter to sense timing skew, and the randomness of process mismatch is exploited to compensate for the clock misalignment and dynamic offset errors of comparators that occur during high-speed operation. To achieve low-power consumption at high-speed operation with small-size transistors, a low-complexity on-chip calibration reduces gain, offset, and delay mismatches in background. With the timing skew calibration, the spurs due to clock misalignment are reduced by 20 dB. The proposed ADC achieves an SNDR of 30.7 dB at Nyquist frequency and consumes only 69.5 mW with a figure-of-merit of 124 J/conv-step.
引用
收藏
页码:2891 / 2901
页数:11
相关论文
共 50 条
  • [1] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 848 - 858
  • [2] A 23-mW 24-GS/s 6-bit Voltage-Time Hybrid Time-Interleaved ADC in 28-nm CMOS
    Xu, Benwei
    Zhou, Yuan
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 1091 - 1100
  • [3] A 10 GS/s 6 b Time-Interleaved Partially Active Flash ADC
    Yang, Xiaochen
    Liu, Jin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (08) : 2272 - 2280
  • [4] A 6-Bit 20 GS/s Time-Interleaved Two-Step Flash ADC in 40 nm CMOS
    Oh, Dong-Ryeol
    ELECTRONICS, 2022, 11 (19)
  • [5] A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS
    Hayun Chung
    Zeynep Toprak Deniz
    Alexander Rylyakov
    John Bulzacchelli
    Daniel Friedman
    Gu-Yeon Wei
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 299 - 310
  • [6] A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS
    Chung, Hayun
    Deniz, Zeynep Toprak
    Rylyakov, Alexander
    Bulzacchelli, John
    Friedman, Daniel
    Wei, Gu-Yeon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (02) : 299 - 310
  • [7] A 5-GS/s 10-b 76-mW Time-Interleaved SAR ADC in 28 nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Zhang, Chaoming
    Singor, Frank
    Abraham, Jacob
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (07) : 1673 - 1683
  • [8] A 1 GS/s 10b 18.9 mW Time-Interleaved SAR ADC With Background Timing Skew Calibration
    Lee, Sunghyuk
    Chandrakasan, Anantha P.
    Lee, Hae-Seung
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2846 - 2856
  • [9] A 10-bit 1.2 GS/s 45 mW time-interleaved SAR ADC with background calibration
    Xu Dai-guo
    Pu-Jie
    Xu Shi-liu
    Zhang Zheng-ping
    Chen Kai-rang
    Cheng Yi-yi
    Zhang Jun-an
    Wang Jian-an
    IEICE ELECTRONICS EXPRESS, 2018, 15 (03):
  • [10] A 5GS/s 10b 76mW Time-interleaved SAR ADC in 28nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Kim, Kwang Young
    Zhang, Chaoming
    Singor, Frank
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,